Repairing Sequential Consistency in C/C++11

Ori Lahav
MPI-SWS, Germany *
orilahav@mpi-sws.org

Viktor Vafeiadis
MPI-SWS, Germany *
viktor@mpi-sws.org

Jeehoon Kang
Seoul National University, Korea
jeehoon.kang@sf.snu.ac.kr

Chung-Kil Hur
Seoul National University, Korea
gil.hur@sf.snu.ac.kr

Derek Dreyer
MPI-SWS, Germany *
dreyer@mpi-sws.org

Abstract
The C/C++11 memory model defines the semantics of concurrent memory accesses in C/C++, and in particular supports racy “atomic” accesses at a range of different consistency levels, from very weak consistency (“relaxed”) to strong, sequential consistency (“SC”). Unfortunately, as we observe in this paper, the semantics of SC atomic accesses in C/C++11, as well as in all proposed strengthenings of the semantics, is flawed, in that (contrary to previously published results) both suggested compilation schemes to the Power architecture are unsound. We propose a model, called RC11 (for Repaired C11), with a better semantics for SC accesses that restores the soundness of the compilation schemes to Power, maintains the DRF-SC guarantee, and provides stronger, more useful, guarantees to SC fences. In addition, we formally prove, for the first time, the correctness of the proposed stronger compilation schemes to Power that preserve load-to-store ordering and avoid “out-of-thin-air” reads.

CCS Concepts
• Theory of computation → Program semantics
• Software and its engineering → Concurrent programming languages

Keywords Weak memory models; C++11; declarative semantics; sequential consistency

1. Introduction
The C/C++11 memory model (C11 for short) [8] defines the semantics of concurrent memory accesses in C/C++, of which there are two general types: non-atomic and atomic. Non-atomic accesses are intended for normal data: races on such accesses are considered as programming errors and lead to undefined behavior, thus ensuring that they can be compiled to plain machine loads and stores and that it is sound to apply standard sequential optimizations on non-atomic accesses. In contrast, atomic accesses are specifically intended for communication between threads: thus, races on atomics are permitted, but at the cost of introducing hardware fence instructions during compilation and imposing restrictions on how such accesses may be merged or reordered.

The degree to which an atomic access may be reordered with other operations—and more generally, the implementation cost of an atomic access—depends on its consistency level, concerning which C11 offers programmers several options according to their needs. Strongest and most expensive are sequentially consistent (SC) accesses, whose primary purpose is to restore the simple interleaving semantics of sequential consistency [20] if a program (when executed under SC semantics) only has races on SC accesses. This property is called “DRF-SC” and was a main design goal for C11. To ensure DRF-SC, the standard compilation schemes for modern architectures typically insert hardware “fence” instructions appropriately into the compiled code, with those for weaker architectures (like Power and ARMv7) introducing a full (strong) fence adjacent to each SC access.

Weaker than SC atomics are release-acquire accesses, which can be used to perform “message passing” between threads without incurring the implementation cost of a full SC access; and weaker and cheaper still are relaxed accesses, which are intended to be compiled down to plain loads and stores at the machine level and which provide only the minimal synchronization guaranteed by the hardware. Finally, the C11 model also supports language-level fence instructions, which provide finer-grained control over where hardware fences are to be placed and serve as a barrier to prevent unwanted compiler optimizations.
In this paper, we are mainly concerned with the semantics of SC atomics (i.e., SC accesses and SC fences), and their interplay with the rest of the model. Since sequential consistency is such a classical, well-understood notion, one might expect that the semantics of SC atomics should be totally straightforward, but sadly, as we shall see, it is not!

The main problem arises in programs that mix SC and non-SC accesses to the same location. Although not common, such mixing is freely permitted by the C11 standard, and has legitimate uses—e.g., as a way of enabling faster (non-SC) reads from an otherwise quite strongly synchronized data structure. Indeed, we know of several examples of code in the wild that mixes SC accesses together with release/acquire or relaxed accesses to the same location: seqlocks [9] and Rust’s crossbeam library [2]. Now, consider the following program due to Manerkar et al. [22]:

\[
\begin{align*}
    x & := \text{sc} 1 \\
    a & := x_{\text{acq}} /= 1 \\
    c & := y_{\text{acq}} /= 0 \\
    d & := x_{\text{acq}} /= 0 \\
    y & := \text{sc} 1 \\
\end{align*}
\]

(IRIW-acq-sc)

Here and in all other programs in this paper, we write \(a, b, \ldots\) for local variables (registers), and assume that all variables are initialized to 0. The program contains two variables, \(x\) and \(y\), which are accessed via SC atomic accesses and also read by acquire atomic accesses. The annotated behavior (reading \(a = b = 1\) and \(c = d = 0\)) corresponds to the two threads observing the writes to \(x\) and \(y\) as occurring in different orders, and is forbidden by C11. (We defer the explanation of how C11 forbids this behavior to \S2.)

Let’s now consider how this program is compiled to Power. Two compilation schemes have been proposed [7]. Both use Power’s strongest fence instruction, called sync, for the compilation of SC atomics. The first scheme, the one implemented in theGCC and LLVM compilers, inserts a sync fence before each SC access (“leading sync” convention), whereas the alternative scheme inserts a sync fence after each SC access (“trailing sync” convention). The intent of both schemes is to have a strong barrier between every pair of SC accesses, enforcing, in particular, sequential consistency on programs containing only SC accesses. Nevertheless, by mixing SC and release-acquire accesses, one can quickly get into trouble, as illustrated by IRIW-acq-sc.

In particular, if one compiles the program into Power using the trailing sync convention, then the behavior is allowed by Power.\(^1\) Since all SC accesses are at the end of the threads, the trailing sync fences have no effect, and the example reduces to (the result of compilation of) IRIW with only acquire reads, which is allowed by the Power memory model. In \S2.1, we show further examples illustrating that the other, leading sync scheme also leads to behaviors in the target of compilation to Power that are not permitted in the source.

Although the C11 model is known to have multiple problems (e.g., the “out-of-thin-air” problem [31, 11], the lack of monotonicity [30]), none of them until now affected the correctness of compilation to the mainstream architectures. In contrast, the IRIW-acq-sc program from [22] and our examples in \S2.1 show that both the suggested compilation schemes to Power are unsound with respect to the C11 model, thereby contradicting the results of [7, 27]. The same problem occurs in some compilation schemes to ARMv7 (see \S6), as well as for ARMv8 (see [3, Appendix A.2] for an example).

In the remainder of the paper, we propose a way to repair the semantics of SC accesses that resolves the problems mentioned above. In particular, our corrected semantics restores the soundness of the suggested compilation schemes to Power. Moreover, it still satisfies the standard DRF-SC theorem in the absence of relaxed accesses: if a program’s sequentially consistent executions only ever exhibit races on SC atomic accesses, then its semantics under full C11 is also sequentially consistent. It is worth noting that this correction only affects the semantics of programs mixing SC and non-SC accesses to the same location: we show that, without such mixing, it coincides with the strengthened model of Batty et al. [5].

We also apply two additional, orthogonal, corrections to the C11 model, which strengthen the semantics of SC fences. The first fix corrects a problem already noted before [27, 21, 17], namely that the current semantics of SC fences does not recover sequential consistency, even when SC fences are placed between every two commands in programs with only release/acquire atomic accesses. The second fix provides stronger “cumulativity” guarantees for programs with SC fences. We justify these strengthens by proving that the existing compilation schemes for x86-TSO, Power, and ARMv7 remain sound with the stronger semantics.

Finally, we apply another, mostly orthogonal, correction to the C11 model, in order to address the well-known “out-of-thin-air” problem. The problem is that the C11 standard permits certain executions as a result of causality cycles, which break even basic invariant-based reasoning [11] and invalidate DRF-SC in the presence of relaxed accesses. The correction, which is simple to state formally, is to strengthen the model to enforce load-to-store ordering for atomic accesses, thereby ruling out such causality cycles, at the expense of requiring a less efficient compilation scheme for relaxed accesses. The idea of this correction is not novel—it has been extensively discussed in the literature [31, 11, 30]—but the suggested compilation schemes to Power and ARMv7 have not yet been proven sound. Here, we give the first proof that one of these compilation schemes—the one that places a fake control dependency after every relaxed read—is sound. The proof is surprisingly delicate, and involves a novel argument similar to that in DRF-SC proofs.

Putting all these corrections together, we propose a new model called RC11 (for Repaired C11) that supports nearly all features of the C11 model (\S3). We prove correctness of compilation to x86-TSO (\S4), Power (\S5), and ARMv7 (\S6),

\(^1\) Formally, we use the recent declarative model of Power by Alglave et al. [4].
The C11 memory model defines the semantics of a program.

Given a binary relation $R$ for the current discussion. These are included in our formal model in §3.

In particular, $\mathbb{R}^{\cdot}$ captures the order of events in the program’s control flow.

Remark 1. The S3 condition above, due to Batty et al. [5], is slightly simpler and stronger than the one imposed by the official C11. Crucially, however, all the problems and counterexamples we observe in this section, concerning the C11 semantics of SC atomics, hold for both Batty et al.’s model and the original C11. The reason we use Batty et al.’s version here is that it provides a cleaner starting point for our discussion, and our solution to the problems with C11’s SC semantics will build on it.

Intuitively, the effect of the above conditions is to enforce that, since $S$ corresponds to the order in which SC events are executed, it should agree with the other global orders of events: $\mathbb{h}b$, $\mathbb{m}o$, and $\mathbb{r}b$. However, as we will see shortly, condition S1 is too strong. Before we get there, let us first

sequence of $\mathbb{s}b$ or $\mathbb{s}w$ edges. Formally, $\mathbb{h}b \triangleq (\mathbb{s}b \cup \mathbb{s}w)^{+}$. For example, in Fig. 1, event $k$ synchronizes with $l$ and therefore $k$ happens-before $l$ and $m$. Lastly, whenever a read event $e$ reads from a write that is $\mathbb{m}o$-before another write $f$ to the same location, we say that $e$ reads-before (rb) $f$ (this relation is also called “from-read” [4], but we find reads-before more intuitive). Formally, $\mathbb{r}b \triangleq \mathbb{r}f^{-1}; \mathbb{m}o \setminus [E]$. The “$\setminus [E]$” part is needed so that RMW events (“read-modify-write”, induced by atomic update operations like fetch-and-add and compare-and-swap) do not read-before themselves. For example, in Fig. 1, we have $(m, p) \in \mathbb{r}b$ and $(o, k) \in \mathbb{r}b$.

Consistent C11 executions require that $\mathbb{h}b$ is irreflexive (equivalently, $\mathbb{s}b \cup \mathbb{s}w$ is acyclic), and further guarantee coherence (aka SC-per-location) and atomicity of RMWs. Roughly speaking, coherence ensures that (i) the order of writes to the same location according to $\mathbb{m}o$ does not contradict $\mathbb{h}b$ (COHERENCE-WW); (ii) reads do not read values written in the future (NO-FUTURE-READ and COHERENCE-RW); (iii) reads do not read overwritten values (COHERENCE-WR); and (iv) two $\mathbb{h}b$-related reads from the same location cannot read from two writes in reversed $\mathbb{m}o$-order (COHERENCE-RR). We refer the reader to Prop. 1 in §3 for a formal definition of coherence.

Now, to give semantics to SC atomics, C11 stipulates that in consistent executions, there should be a strict total order, $S$, over all SC events, intuitively corresponding to the order in which these events are executed. This order is required to satisfy a number of conditions (but see Remark 1 below), where $E^{\mathbb{c}}$ denotes the set of all SC events in $E$:

(S1) $S$ must include $\mathbb{h}b$ restricted to SC events (formally: $[E^{\mathbb{c}}]; \mathbb{h}b; [E^{\mathbb{c}}] \subseteq S$);

(S2) $S$ must include $\mathbb{m}o$ restricted to SC events (formally: $[E^{\mathbb{c}}]; \mathbb{m}o; [E^{\mathbb{c}}] \subseteq S$);

(S3) $S$ must include $\mathbb{r}b$ restricted to SC events (formally: $[E^{\mathbb{c}}]; \mathbb{r}b; [E^{\mathbb{c}}] \subseteq S$);

(S4-7) $S$ must obey a few more conditions having to do with SC fences.

Remark 1. The S3 condition above, due to Batty et al. [5], is slightly simpler and stronger than the one imposed by the official C11. Crucially, however, all the problems and counterexamples we observe in this section, concerning the C11 semantics of SC atomics, hold for both Batty et al.’s model and the original C11. The reason we use Batty et al.’s version here is that it provides a cleaner starting point for our discussion, and our solution to the problems with C11’s SC semantics will build on it.

Intuitively, the effect of the above conditions is to enforce that, since $S$ corresponds to the order in which SC events are executed, it should agree with the other global orders of events: $\mathbb{h}b$, $\mathbb{m}o$, and $\mathbb{r}b$. However, as we will see shortly, condition S1 is too strong. Before we get there, let us first
look at a few examples to illustrate how the conditions on $S$ interact to enforce sequential consistency.

Consider the classic “store buffering” litmus test:

\[
\begin{align*}
  x &:= \text{ac} 1 \\
  y &:= \text{ac} 1 \\
  a &:= y_{\text{ac}} \# 0
\end{align*}
\]

(SB)

Here, the annotated behavior is forbidden by C11. To see this, consider the first execution graph in Fig. 2. The rf edges are forced because of the values read, while the mo edges are forced because of COHERENCE-WW. Then, $S(k, l)$ and $S(m, n)$ hold because of condition S1; while $S(l, m)$ and $S(n, k)$ hold because of condition S3. This entails a cycle in $S$, which is disallowed.

Similarly, C11’s conditions guarantee that the following (variant given in [32] of the) 2+2W litmus test disallows the annotated weak behavior:

\[
\begin{align*}
  x &:= \text{ac} 1 \\
  y &:= \text{ac} 2 \\
  a &:= y_{\text{ac}} \# 1
\end{align*}
\]

(2+2W)

To see this, consider the second execution graph in Fig. 2, which has the outcome $a = b = 1$: the rf and mo edges are forced because of the values read and COHERENCE-WR. Now, $S(k, l)$ and $S(n, o)$ hold because of condition S1; while $S(l, n)$ and $S(o, k)$ hold because of condition S2. Again, this entails a cycle in $S$.

Let us move now to the IRIW-acq-sc program from the introduction, whose annotated behavior is also forbidden by C11. To see that, suppose without loss of generality that $S(p, k)$ in Fig. 1. We also know that $S(k, m)$ because of happens-before via $l$ (S1). Thus, by transitivity, $S(p, m)$. However, if the second thread reads $y = 0$, then $m$ reads before $p$, in which case $S(m, p)$ (S3), and $S$ has a cycle.

### 2.1 First Problem: Compilation to Power is Broken

The IRIW-acq-sc example demonstrates that the trailing sync compilation to Power is unsound for the C11 model. We will now see an example showing that the leading sync compilation is also unsound. Consider the following behavior, where all variables are zero-initialized and FAI($y$) represents an atomic fetch-and-increment of $y$ returning its value before the increment:

\[
\begin{align*}
  x &:= \text{ac} 1 \\
  y &:= \text{rel} 1 \\
  b &:= \text{FAI}(y)_{\text{ac}} \# 1 \\
  c &:= y_{\text{rel}} \# 3 \\
  y &:= \text{ac} 3 \\
  a &:= x_{\text{ac}} \# 0
\end{align*}
\]

(Z6.U)

We will show that the behavior is disallowed according to C11, but allowed by its compilation to Power.

Fig. 3 depicts the only execution yielding the behavior in question that satisfies the coherence constraints. Again, the rf and mo edges are forced: even if all accesses in the program were relaxed atomic, they would have to go this way. $S(k, m)$ holds because of condition S1 ($k$ happens-before $l$, which happens-before $m$); $S(m, o)$ holds because of condition S2 ($m$ precedes $o$ in modification order); $S(o, p)$ holds because of condition S1 ($o$ happens-before $p$). Finally, since $p$ reads $x = 0$, we have that $p$ reads before $k$, so by S3, $S(p, k)$, thus forming a cycle in $S$.

Under the leading sync compilation to Power, however, the behavior is allowed. Intuitively, all but one of the sync fences because of the SC accesses are useless because they are at the beginning of a thread. In the absence of other sync fences, the only remaining sync fence, due to the $a := x_{\text{ac}}$ load in the last thread, is equivalent to an $\text{async}$ fence (cf. [17, §7]).

In [3, Appendix A.1] we provide a similar example using SC fences instead of RMW instructions, which shows that even placing sync fences both before and after SC accesses is unsound.

### What Went Wrong and How to Fix it

Generally, in order to provide coherence, hardware memory models provide rather strong ordering guarantees on accesses to the same memory location. Consequently, for conditions S2 and S3, which only enforce orderings between accesses to the same location, ensuring that compilation preserves these conditions is not difficult, even for weaker architectures like Power and ARM.

When, however, it comes to ensuring a strong ordering between accesses of different memory locations, as S1 does, compiling to weaker hardware requires the insertion of appropriate memory fence instructions. In particular, for Power, to enforce a strong ordering between two hb-related accesses to different locations, there should be a Power sync fence occurring somewhere in the hb-path (the sequence of sb and sw edges) connecting the two accesses. Unfortunately, in the presence of mixed SC and non-SC accesses, the Power compilation schemes do not always ensure that a sync exists between hb-related SC accesses. Specifically, if we follow the trailing sync convention, the hb-
path (in Fig. 3) from \( k \) to \( m \) ending with an \( sw \) edge avoids
the fence placed before \( m \). The result is that \( S1 \) enforces more
ordering than the hardware provides!

So, if requiring that \( hb \) (on SC events) be included in \( S \)
is too strong a condition, what should we require instead?
The essential insight is that, according to either compilation
scheme, we know that a sync fence will necessarily exist
between SC accesses \( a \) and \( b \) if the \( hb \) path from \( a \) to \( b \) starts
and ends with an \( sb \) edge. Second, if \( a \) and \( b \) access the same
location, then the hardware will preserve the ordering anyway.
These two observations lead us to replace condition \( S1 \) with
the following:

\( S1fix \) \( S \) must relate any two SC events that are related by
\( hb \), provided that the \( hb \)-path between the two events
either starts and ends with \( sb \) edges, or starts and ends
with accesses to the same location (formally: \([E^c]: (sb \cup\ sb; hb; sb \cup\ hb|loc); [E^c] \subseteq \ S \), where \( hb|loc \) denotes \( hb \)
edges between accesses to the same location).

We note that condition \( S1fix \), although weaker than \( S1 \),
suffices to rule out the weak behaviors of the basic litmus tests
(i.e., \( SB \) and \( 2+2W \)). In fact, just to rule out these behaviors,
it suffices to require \( sb \) (on SC events) to be included in \( S \).

In essence, according to \( S1fix \), \( S \) must include all the \( hb \)-paths
between SC accesses to different locations that exist regardless of
any synchronization induced by the SC accesses at their endpoints.
If a program does not mix SC and non-SC accesses to the same
location, then every minimal \( hb \)-path between two SC accesses to
the same location (i.e., one which does not go through another SC access) must start and end
with an \( sb \) edge, in which case \( S1 \) and \( S1fix \) coincide.

\textbf{Fixing the Model} Before formalizing our fix, let us first
rephrase conditions \( S1–S3 \) in the more concise style sug-
gested by Batty et al. [5]. Instead of expressing them as
separate conditions on a total order (see Fig. 3), we know that a
fence will necessarily exist between SC accesses to different
locations that exist regardless of any synchronization induced by the SC accesses at their endpoints.
If a program does not mix SC and non-SC accesses to the same
location, then every minimal \( hb \)-path between two SC accesses to
the same location (i.e., one which does not go through another SC access) must start and end
with an \( sb \) edge, in which case \( S1 \) and \( S1fix \) coincide.

We propose to correct the condition by replacing \( hb \) with
\( sb \cup\ sb; hb; sb \cup\ hb|loc \). Accordingly, we require that
\[ [E^c]: (sb \cup\ sb; hb; sb \cup\ hb|loc) \cup moo \cup rb; [E^c] \]
is acyclic. Note that this condition still ensures SC semantics
for programs that have only SC accesses. Indeed, since
\([E^c]: rf; [E^c] \subseteq [E^c]; sw; [E^c] \subseteq [E^c]; hb|loc; [E^c] \),
our condition implies acyclicity of \([E^c]: (sb \cup rf \cup moo \cup rb); [E^c] \).
The latter suffices for this purpose, as it corresponds exactly
to the declarative definition of sequential consistency [28].

\textbf{2.1.1 Enabling Elimination of SC Accesses}

We observe that our condition disallows the elimination of an
SC write immediately followed by another SC write to the
same location, as well as of an SC read immediately preceded
by an SC read from the same location. While neither GCC
nor LLVM performs these eliminations, they are sound under
sequential consistency, as well as under C11 (with the fixes
of [30]), and one may wish to preserve their soundness.

To see the unsoundness of eliminating an overwritten
SC write, consider the following program. The annotated
behavior is forbidden, but it will become allowed after
eliminating \( x := sc \) 1 (see Fig. 4).

\begin{align*}
a & := x_{acq} \# 2 \quad x := sc \ 1 \\
b & := y_{acq} \# 0 \quad y := sc \ 1 \\
c & := x_{acq} \# 0 & (WWmerge)
\end{align*}

Similarly, eliminating a repeated SC read is unsound (see
example in [3, Appendix A.3]). The problem here is that
these transformations remove an \( sb \) edge, and thus remove
an \( sb; hb \); path between two SC accesses.

Note that the removed \( sb \) edges are all edges between
same-location accesses. Thus, supporting these transformations
can be achieved by a slight weakening of our condition:
we replace \( sb; hb; sb \) with \( sb|\not=loc; hb; sb|\not=loc \), where \( sb|\not=loc \)
denotes \( sb \) edges that are not between accesses to the
same location. Thus, we require acyclicity of \([E^c]: scb; [E^c] \),
where \( scb \) (SC-before) is given by:
\[ scb \triangleq (scb \cup [E^c]; sb|\not=loc; hb; sb|\not=loc \cup hb|loc) \cup moo \cup rb \].

We note that this change does not affect programs that do not
mix SC and non-SC accesses to the same location.

\textbf{2.2 Second Problem: SC Fences are Too Weak}

In this section we extend our model to cover SC fences, which
were not considered so far. Denote by \( F_{sc} \) the set of SC fences
in \( E \). The straightforward adaptation of the condition of Batty
et al. [5] for the full model (obtained by replacing \( hb \cup moo \cup rb 
with our \( scb \)) is that
\[ psc_1 \triangleq ([E^c] \cup [F_{sc}]; sb^\gamma) : scb; ([E^c] \cup sb^\gamma; [F_{sc}]) \]
is acyclic. This condition generalizes the earlier condition
by forbidding \( scb \) cycles even between non-SC accesses
provided they are preceded/followed by an SC fence. This
condition rules out weak behaviors of examples such as \( SB \)
and \( 2+2W \) where all accesses are relaxed and SC fences are
placed between them in the two threads.
would be a problem if C11 relaxed accesses were compiled.

would amount to making the write to \texttt{x}

where in C11 does not restore sequential consistency, even if

with racy non-atomic accesses have undefined behavior, and

The annotated behavior is allowed according to the model of

There is, however, another way in which putting fences every-

This holds for hardware memory models, such as x86-TSO,

coherence. In this case, Itanium fences guarantee ordering. In

remark 2.

Fig. 5 depicts a consistent execution yielding this behavior,

et al. [5] (and so, also by our weaker condition above).

Fig. 5 depicts a consistent execution yielding this behavior,

as the only \texttt{psc}_1 edge is from \texttt{f}_1 to \texttt{f}_2. Yet, this behavior

disallowed by all implementations of C11. We believe that

This weakness has also been observed in a C11 implemen-

tation of the Chase-Lev deque by Lé et al. [21], who report

that the weak semantics of SC fences in C11 requires them
to unnecessarily strengthen the access modes of certain

relaxed writes to SC. (In the context of the \texttt{RWC+syncs}, it

would amount to making the write to \texttt{x} in the first thread into

an SC write.)

Remark 2 (Itanium). This particular weakness of the stan-
dard is attributed to Itanium, whose fences do not guarantee
sequential consistency when inserted everywhere. While this
would be a problem if C11 relaxed accesses were compiled
to plain Itanium accesses, they actually have to be compiled
to release/acquire Itanium accesses to guarantee read-read
coherence. In this case, Itanium fences guarantee ordering. In
fact, Itanium implementations provide multi-copy atomicity
for release stores, and thus cannot yield the weak outcome of
IRIW even without fences [14, §3.3.7.1].

Fixing the Semantics of SC Fences Analyzing the execution
of \texttt{RWC+syncs}, we note that there is a \texttt{sb}; \texttt{rb}; \texttt{rf}; \texttt{sb}
path from \texttt{f}_2 to \texttt{f}_1, but this path does not contribute to \texttt{psc}_1.

Although both \texttt{rb} and \texttt{rf} edges contribute to \texttt{psc}_1, their
composition \texttt{rb}; \texttt{rf} does not.

To repair the model, we define the extended coherence order,
\texttt{eco} \overset{\Delta}{=} \texttt{(rf \cup mo \cup rb)}^{\ast}. This order includes the
reads-from relation, \texttt{rf}, the modification order, \texttt{mo}, the
read-before relation, \texttt{rb}, and also all the compositions of these
relations with one another—namely, all orders forced because
of the coherence axioms. Then, we require that \texttt{psc}_1 \cup
\texttt{eco} \cup \texttt{sb} is acyclic.

This stronger condition rules out the weak behavior of
\texttt{RWC+syncs} because there are \texttt{sb}; \texttt{eco}; \texttt{sb} paths from one
fence to another and vice versa (in one direction via the
x accesses and in the other direction via the y accesses).

Intuitively speaking, compilation remains correct with this
stronger model since \texttt{eco} exists only between accesses to
the same location, on which the hardware provides strong
ordering guarantees.

Now it is easy to see that, given a program without non-
atomic accesses, placing an SC fence between every two
accesses guarantees SC. Indeed, by the definition of SC, it
suffices to show that \texttt{eco} \cup \texttt{sb} is acyclic. Consider \texttt{a} \texttt{eco} \cup \texttt{sb}
cycle. Since \texttt{eco} and \texttt{sb} are irreflexive and transitive, the
cycle necessarily has the form \texttt{(eco}; \texttt{sb})^{\ast}. Thus, between
ev\texttt{very two \texttt{eco} steps, there must be an SC fence. So in effect,
we have a cycle in \texttt{eco}; \texttt{sb}; \texttt{[F^{ec}]}; \texttt{sb}, which can be regrouped
to a cycle in \texttt{[F^{ec}]; sb}; \texttt{eco}; \texttt{sb}; \texttt{[F^{ec}]}, which is forbidden by
our model.

Finally, one might further consider strengthening the model
by including \texttt{eco} in \texttt{sb} (which is used to define \texttt{psc}_1), thereby ruling out the weak behavior of a variant
of \texttt{RWC+syncs} using SC accesses instead of SC fences in
threads 2 and 3. We note, however, that this strengthening
is unsound for the default compilation scheme to x86-TSO
(see Remark 4 in §4).

2.2.1 Restoring Fence Cumulativity

Consider the following variant of the store buffering program,
where the write of \texttt{x} := 1 has been moved to another thread
with a release-acquire synchronization.

\begin{align*}
  x & := \texttt{rlx} 1 \quad a := x_{acq} \# 1 \quad y := \texttt{rlx} 1 \quad \texttt{fence}_{ac} \\
  z & := \texttt{rel} 1 \quad b := y_{rlx} \# 0 \quad c := x_{rlx} \# 0
\end{align*}

The annotated behavior corresponds to the writes of \texttt{x} and \texttt{y}
being observed in different orders by the reads, although SC
fences have been used in the observer threads. This behavior
is disallowed on x86, Power, and ARM because their fences
are cumulative: the fences order not only the writes performed by the thread with the fence instruction, but also the writes of other threads that are observed by the thread in question [23].

In contrast, the behavior is allowed by the model described thus far. Consider the execution shown in Fig. 6. While there is a sb; rb; sb path from $f_1$ to $f_2$, the only path from $f_2$ back to $f_1$ is sb; rb; sb; sv; sb (or, more generally, hb; rb; hb), and so the execution is allowed.

To disallow such behaviors, we can replace $\left[ F^{sc} \right]; sb$ and $sb; \left[ F^{sc} \right]$ in the definitions above by $\left[ F^{sc} \right]; hb$ and $hb; \left[ F^{sc} \right]$.

This leads us to our final condition that requires that $psc_{base} \cup psc_F$ is acyclic, where:

$$psc_{base} \triangleq \left( \left[ F^{sc} \right] \cup \left[ F^{ec} \right]; hb \right); scb; \left( \left[ F^{sc} \right] \cup \left[ F^{ec} \right]; hb \right); \left[ F^{sc} \right]$$

$$psc_F \triangleq \left[ F^{sc} \right]; (hb \cup hb; eco; hb); \left[ F^{sc} \right]$$

We note that $\left[ F^{sc} \right]; psc_{base}; \left[ F^{sc} \right] \subseteq psc_F$. Hence, in programs without SC accesses (but with SC fences) it suffices to require that $psc_F$ is acyclic.

### 2.3 A Final Problem: Out-of-Thin-Air Reads

The C11 memory model suffers from a major problem, known as the “out-of-thin-air problem” [31, 11]. Designed to allow efficient compilation and many optimization opportunities for relaxed accesses, the model happened to be too weak, admitting “out-of-thin-air” behaviors, which no implementation exhibits. The standard example is load buffering with some set of dependencies in both threads:

$$a := x_{rlx} \parallel 1 \text{ if } (a) y := x_{rlx} a$$

$$b := y_{rlx} \parallel 1 \text{ if } (b) x := x_{rlx} b$$

(LB+deps)

In this program, the formalized C11 model by Batty et al. [8] allows reading $a = b = 1$ even though the value 1 does not appear in the program. The reason is that the execution where both threads read and write the value 1 is consistent: each read reads from the write of the other thread. As one might expect, such behaviors are very problematic because they invalidate almost all forms of formal reasoning about programs. In particular, the example above demonstrates a violation of DRF-SC, the most basic guarantee that users of C11 were intended to assume: LB+deps has no races under sequential consistency, and yet has some non-SC behavior.

Fixing the model in a way that forbids all “out-of-thin-air” behaviors and still allows the most efficient compilation is beyond the scope of the current paper (see [16] for a possible solution). In this paper, we settle for a simpler solution of requiring $sb \cup rf$ to be acyclic. This is a relatively straightforward way to avoid the problem, although it carries some performance cost. Clearly, it rules out the weak behavior of LB+deps, but also of the following load-buffering program, which is nevertheless permitted by the Power and ARM architectures.

$$a := x_{rlx} \parallel 1 \text{ if } (a) y := x_{rlx} a$$

$$b := y_{rlx} \parallel 1 \text{ if } (b) x := x_{rlx} b$$

(LB)

To correctly compile the stronger model to Power and ARM, one has to either introduce a fence between a relaxed atomic read and a subsequent relaxed atomic write or a forced dependency between every such pair of accesses [11]. The latter can be achieved by inserting a dummy control-dependent branch after every relaxed atomic read.

While the idea of strengthening C11 to require acyclicity of $sb \cup rf$ is well known [31, 11], we are not aware of any proof showing that the proposed compilation schemes of Boehm and Demsky [11] are correct, nor that DRF-SC holds under this assumption. The latter is essential for assessing our corrected model, as it is a key piece of evidence showing that our semantics for SC accesses is not overly weak.

Importantly, even in this stronger model, non-atomic accesses are compiled to plain machine loads and stores. This is what makes the compilation correctness proof highly non-trivial, as the hardware models allow certain $sb \cup rf$ cycles involving plain loads and stores. As a result, one has to rely on the “catch-fire” semantics (races on non-atomic accesses result in undefined behavior) for explaining behaviors that involve such cycles. A similar argument is needed for proving the correctness of non-atomic read-write reordering.

### 3. The Proposed Memory Model

In this section, we formally define our proposed corrected version of the C11 model, which we call RC11. Similar to C11, the RC11 model is given in a “declarative” style in three steps: we associate a set of graphs (called executions) to every program (§3.1), filter this set by imposing a consistency predicate (§3.2), and finally define the outcomes of a program based on the set of its consistent executions (§3.3). At the end of the section, we compare our model with C11 (§3.4).

Before we start, we introduce some further notation. Given a binary relation $R$, $dom(R)$ and $codom(R)$ denote its domain and codomain. Given a function $f$, $=f$ denotes the set of $f$-equivalent pairs ($=f \triangleq \{ (a, b) \mid f(a) = f(b) \}$), and $R|_f$ denotes the restriction of $R$ to $f$-equivalent pairs ($R|_f \triangleq R \cap =f$). When $R$ is a strict partial order, $R|_{imm}$ denotes the set of all immediate $R$ edges, i.e., pairs $(a, b) \in R$ such that for every $c$, $(c, b) \in R$ implies $(c, a) \in R'$, and $(a, c) \in R$ implies $(b, c) \in R'$.

We assume finite sets Loc and Val of locations and values. We use $x, y, z$ as metavariables for locations and $v$ for values. The model supports several modes for accesses and fences, partially ordered by $\sqsubseteq$ as follows:

$$na \rightarrow rlx \rightarrow rel \rightarrow acqrel \rightarrow sc$$
3.1 From Programs to Executions

First, the program is translated into a set of executions. An execution $G$ consists of:

1. A finite set of events $E \subseteq \mathbb{N}$ containing a distinguished set $E_0 = \{a_0^i \mid x \in \text{Loc}\}$ of initialization events. We use $a, b, \ldots$ as metavariables for events.

2. A function $\text{lab}$ assigning a label to every event in $E$. Labels are of one of the following forms:
   - $\text{Rc}(x, v)$ where $o \in \{\text{na}, \text{rlx}, \text{acq}, \text{sc}\}$.
   - $\text{Wc}(x, v)$ where $o \in \{\text{na}, \text{rlx}, \text{rel}, \text{sc}\}$.
   - $F^n$ where $o \in \{\text{acq}, \text{rel}, \text{acqrel}, \text{sc}\}$.

We assume that $\text{lab}(a_0^i) = \text{Wc}(x, 0)$ for every $a_0^i \in E_0$. $\text{lab}$ naturally induces the functions $\text{typ}, \text{mod}, \text{loc}, \text{val}_r$, and $\text{val}_x$ that return (when applicable) the type ($\text{R}, \text{W}$ or $F$), mode, location, and read/write value of an event.

For $T \in \{\text{R}, \text{W}, \text{F}\}$, $T$ denotes the set $\{e \in E \mid \text{typ}(e) = T\}$. We also concatenate the event sets notations, use subscripts to denote the accessed location, and superscripts for modes (e.g., $\text{RW} = \text{R} \cup \text{W}$ and $\text{W}^{\text{rel}}$ denotes all events $a \in \text{W}$ with $\text{loc}(a) = x$ and $\text{mod}(a) \supseteq \text{rel}$).

3. A strict partial order $\text{sb} \subseteq E \times E$, called sequenced-before, which orders the initialization events before all other events, i.e., $E_0 \times (E \setminus E_0) \subseteq \text{sb}$.

4. A binary relation $\text{rmw} \subseteq [\text{R}; (\text{sb}|_{\text{imm}})] \cup [\text{W}]$, called read-modify-write pairs, such that for every $(a, b) \in \text{rmw}$, $\langle \text{mod}(a), \text{mod}(b) \rangle$ is one of the following:
   - $(\text{rlx}, \text{rlx})$ ($\text{RMW}^{\text{rlx}}$)
   - $(\text{acq}, \text{rel})$ ($\text{RMW}^{\text{acqrel}}$)
   - $(\text{acq}, \text{rlx})$ ($\text{RMW}^{\text{acq}}$)
   - $(\text{rlx}, \text{rel})$ ($\text{RMW}^{\text{rel}}$)

We denote by $At$ the set of all events in $E$ that are a part of an $\text{rmw}$ edge (that is, $At = \text{dom}(\text{rmw}) \cup \text{dom}(\text{rmw})$).

Note that our executions represent RMWs differently from C11 executions. Here each RMW is represented as two events, a read and a write, related by the $\text{rmw}$ relation, whereas in C11 they are represented by single RMW events, which act as both the read and the write of the RMW. Our choice is in line with the Power and ARM memory models, and simplifies the formal development (e.g., the definition of receptiveness).

5. A binary relation $\text{rf} \subseteq \text{W}$, called reads-from, satisfying (i) $\text{val}_r(a) = \text{val}_r(b)$ for every $(a, b) \in \text{rf}$; and (ii) $a_1 = a_2$ whenever $(a_1, b), (a_2, b) \in \text{rf}$.

6. A strict partial order $\text{mo}$ on $\text{W}$, called modification order, which is a disjoint union of relations $\{\text{mo}_x\}_{x \in \text{Loc}}$, such that each $\text{mo}_x$ is a strict total order on $\text{W}_x$.

In what follows, to resolve ambiguities, we may include a prefix “$G$” to refer to the components of an execution $G$.

Executions of a given program represent prefixes of traces of shared memory accesses and fences that are generated by the program. In this paper, we only consider “partitioned” programs of the form $\|_{i \in \text{Tid}} c_i$, where $\text{Tid}$ is a finite set of thread identifiers, $\|$ denotes parallel composition, and each $c_i$ is a sequential program. Then, the set of executions associated with a given program is defined by induction over the structure of sequential programs. We do not define formally this construction (it depends on the particular syntax and features of the source programming language). In this initial stage the read values are not restricted whatsoever (and $\text{rf}$ and $\text{mo}$ are arbitrary). Note that the set of executions of a program $P$ is taken to be prefix-closed: an $\text{sb}$-prefix of an execution of $P$ (which includes at least the initialization events) is also considered to be an execution of $P$. By full executions of $P$, we refer to executions that represent traces generated by the whole program $P$.

We show an example of an execution in Fig. 7. This is a full execution of the Z6.U program, and is essentially the same as the C11 execution shown in Fig. 3, except for the representation of RMWs (see item 4 above).

3.2 Consistent Executions

The main part of the memory model is filtering the consistent executions among all executions of the program. The first obvious restriction is that every read should read some written value (formally, $R \subseteq \text{codom}(\text{rf})$). We refer to such executions as complete.

To state the other constraints we use a number of derived relations:

- $\text{rb} \triangleq \text{rf}^{-1}; \text{mo}$ (reads-before)
- $\text{eco} \triangleq (\text{rf} \cup \text{mo} \cup \text{rb})^+$ (extended coherence order)
- $\text{rs} \triangleq [\text{W}]; \text{sb}|_{\text{loc}}; [\text{W}^{\text{rel}}]; (\text{rf}; \text{rmw})^*$ (release sequence)
- $\text{sw} \triangleq [\text{E}]; \text{sb}]; [\text{F}]; \text{sb}]; [\text{E}]; \text{rs}; \text{rf}$ (synchronizes with)
- $\text{hb} \triangleq (\text{sb} \cup \text{sw})^+$ (happens-before)

The first two, $\text{rb}$ and $\text{eco}$, are as described previously. Note that since the modification order, $\text{mo}$, is transitive, we have $\text{eco} = \text{rf} \cup (\text{mo} \cup \text{rb}); \text{rf}$ in every execution.

The other three relations, $\text{rs}, \text{sw}$ and $\text{hb}$, are taken from [30]. Intuitively, $\text{hb}$ records when an event is globally perceived as occurring before another one. It is defined in terms of two more basic relations. First, the release sequence ($\text{rs}$) of a write contains the write itself and all later atomic writes.

![Figure 7. An execution of Z6.U.](image-url)
to the same location in the same thread, as well as all RMWs that recursively read from such writes. Next, a release event a synchronizes with (au) an acquire event b, whenever b (or, in case b is a fence, some sb-prior read) reads from the release sequence of a (or in case a is a fence, of some sb-later write). Then, we say that an event a happens-before (hb) an event b if there is a path from a to b consisting of sb and au edges.

Finally, we define the SC-before relation, sbc, and the partial SC relations, psc base and pscf, as follows:

\[
\text{sb}_{\mid \text{loc}} \triangleq \text{sb} \setminus \text{sb}_{\mid \text{loc}} \\
\text{sbc} \triangleq \text{sb} \cup \text{sb}_{\mid \text{loc}} ; \text{hb} ; \text{sb} \mid \text{loc} \cup \text{m} \cup \text{rb} \\
\text{psc base} \triangleq (\text{E}^e \cup [\text{F}^c]) ; \text{sbc} ; (\text{F}^e \cup \text{hb} ; [\text{F}^c]) \\
\text{psc} \triangleq [\text{F}^c] ; (\text{hb} \cup \text{hb} ; \text{eco} ; \text{hb}) ; [\text{F}^c] \\
\text{psc f} \triangleq \text{psc base} \cup \text{psc}.
\]

Using these derived relations, RC11 imposes four constraints on executions:

**Definition 1.** An execution G is called RC11-consistent if it is complete and the following hold:

- hb; eco is irreflexive. (COHERENCE)
- rmw \ (rb; mo) = ø. (ATOMICITY)
- psc is acyclic. (SC)
- sb \ rf is acyclic. (NO-THIN-AIR)

**COHERENCE** ensures that programs with only one shared location are sequentially consistent, as at least two locations are needed for a cycle in sb \ eco. **ATOMICITY** ensures that the read and the write comprising a RMW are adjacent in eco: there is no write event in between. The **SC** condition is the main novelty of RC11 and is used to give semantics to SC accesses and fences. Finally, **NO-THIN-AIR** rules out thin-air behaviors, albeit at a performance cost, as we will see in §5.

**3.3 Program Outcomes**

Finally, in order to allow the compilation of non-atomic read and writes to plain machine load and store instructions (as well as the compiler to reorder such accesses), RC11 follows the “catch-fire” approach: races on non-atomic accesses result in undefined behavior, that is, any outcome is allowed. Formally, it is defined as follows.

**Definition 2.** Two events a and b are called conflicting in an execution G if a, b \in E, w \in \{typ(a), typ(b)\}, a \neq b, and loc(a) = loc(b). A pair \(a, b\) is called a race in G (denoted \langle a, b \rangle \in \text{race}\) if a and b are conflicting events in G, and \langle a, b \rangle \notin \text{hb} \cup \text{hb}^{-1}.

**Definition 3.** An execution G is called racy if there is some \langle a, b \rangle \in \text{race} with na \in \{mod(a), mod(b)\}. A program P has undefined behavior under RC11 if it has some racy RC11-consistent execution.

**Definition 4.** The outcome of an execution G is the function assigning to every location x the value written by the maximal event in x. We say that O : Loc \rightarrow Val is an outcome of a program P under RC11 if either O is an outcome of some RC11-consistent full execution of P, or P has undefined behavior under RC11.

**3.4 Comparison with C11**

Besides the new SC and NO-THIN-AIR conditions, RC11 differs in a few other ways from C11.

- It does not support consume accesses, a premature feature of C11 that is not implemented by major compilers, nor locks, as they can be straightforwardly implemented with release-acquire accesses.
- For simplicity, it assumes all locations are initialized.
- It incorporates the fixes proposed by Vafeiadis et al. [30], namely (i) the strengthening of the release sequences definition, (ii) the removal of restrictions about different threads in the definition of synchronization, and (iii) the lack of distinction between atomic and non-atomic locations (and accordingly omitting the problematic rf \subseteq hb condition for non-atomic locations). The third fix avoids “out-of-thin-air” problems that arise when performing non-atomic accesses to atomic location [6, §5].
- It does not consider “unsequenced races” between atomic accesses to have undefined behavior. Our results are not affected by such undefined behavior.

We have also made three presentational changes: (1) we have a much more concise axiomatization of coherence; (2) we model RMWs using two events; and (3) we do not have a total order over SC atoms.

**Proposition 1.** RC11’s COHERENCE condition is equivalent to the conjunction of the following constraints of C11:

- hb is irreflexive. (IRREFLEXIVE-HB)
- rf; hb is irreflexive. (NO-FUTURE-READ)
- mo; rf; hb is irreflexive. (COHERENCE-RW)
- mo; hb is irreflexive. (COHERENCE-WW)
- mo; hb; rf^{-1} is irreflexive. (COHERENCE-RR)
- mo; rf; hb; rf^{-1} is irreflexive. (COHERENCE-RR)

**Proposition 2.** The SC condition is equivalent to requiring the existence of a total strict order S on E^c such that S; psc is irreflexive.

Finally, the next proposition ensures that without mixing SC and non-SC accesses to the same location, RC11 supplies the stronger guarantee of C11. As a consequence, programmers that never mix such accesses may completely ignore the difference between RC11 and C11 regarding SC accesses.

**Proposition 3.** If SC accesses are to distinguished locations (for every a, b \in E \setminus E_0, if mod(a) = sc and loc(a) = loc(b) then mod(b) = sc) then [E^c]; hb; [E^c] \subseteq psc.

**4. Compilation to x86-TSO**

In this section, we present the x86-TSO memory model, and show that its intended compilation scheme is sound. We use a
Then, given a program $P$ we have fences as primitive instructions that induce fence TSO. For a program $P$ theorem 1. GCC TSO that is implemented in the outcome of $P$. Definition 5. A program obtained by compiling $P$, RC11 stores. Barriers are only needed for the compilation of SC TSO. Lahav observe that this step does not introduce new outcomes (see §7). The mappings in Fig. 8 are applied. The correctness of this step, given in [3, Appendix K], is established by showing that given a TSO-consistent TSO execution $G_t$ of $(\langle P \rangle)$ (where $P$ has no non-SC fences), there exists an RC11-consistent execution $G$ of $P$ that has the same outcome as $G_t$. In fact, the proof of Thm. 1 establishes the correctness of compilation even for a strengthening of RC11 obtained by replacing the scb relation by scb’ ≜ hb ∪ mo ∪ rb. This entails that the original C11 model, as well as Batty et al.’s strengthening [5], are correctly compiled to x86-TSO. Additionally the proof only assumes the existence of an MFENCE between every store originated from an SC write and load originated from an SC read. The compilation scheme in Fig. 8 achieves this by placing an MFENCE after each store that originated from an SC write. An alternative correct compilation scheme may place MFENCE before SC reads, rather than after SC writes [1]. (Since there are typically more SC reads than SC writes in programs, the latter scheme is less preferred.) Remark 3. Lahav et al. [17] treat fence instructions as syntactic sugar for RMWs of a distinguished location. Here, we have fences as primitive instructions that induce fence events in TSO executions.

Definition 5. A TSO execution $G$ is TSO-consistent if it is complete and the following hold:

1. $hb$ is irreflexive.
2. $mo; hb$ is irreflexive.
3. $hb; rb$ is irreflexive.
4. $rb; mo$ is irreflexive.
5. $rb; mo; rf; sb$ is irreflexive (where $rf = rf \setminus sb$).
6. $rb; mo; \{RMW \cup F\}; sb$ is irreflexive.

Unlike RC11, well-formed TSO programs do not have undefined behavior. Thus, a function $O : Loc \rightarrow Val$ is an outcome of a TSO program $P$ if it is an outcome of some TSO-consistent full execution of $P$ (see Def. 4).

Fig. 8 presents the compilation scheme from C11 to x86-TSO that is implemented in the GCC and the LLVM compilers. Since TSO provides strong consistency guarantees, it allows most language primitives to be compiled to plain loads and stores. Barriers are only needed for the compilation of SC writes. Our next theorem says that this compilation scheme is also correct for RC11.

Theorem 1. For a program $P$, denote by $(\langle P \rangle)$ the TSO program obtained by compiling $P$ using the scheme in Fig. 8. Then, given a program $P$, every outcome of $(\langle P \rangle)$ under TSO is an outcome of $P$ under RC11.

Proof (Outline). We consider the compilation as if it happens in three steps, and prove the soundness of each step:

1. All non-atomic/relaxed accesses are strengthened to release/acquire ones, and all relaxed/release/acquire RMWs are strengthened to acquire-release ones. It is easy to see that this step does not introduce new outcomes (see §7).
2. All non-SC fences are removed. Due to the previous step, it is easy to show that non-SC fences have no effect.
3. The mappings in Fig. 8 are applied. The correctness of this step, given in [3, Appendix K], is established by showing that given a TSO-consistent TSO execution $G_t$ of $(\langle P \rangle)$ (where $P$ has no non-SC fences), there exists an RC11-consistent execution $G$ of $P$ that has the same outcome as $G_t$.

In fact, the proof of Thm. 1 establishes the correctness of compilation even for a strengthening of RC11 obtained by replacing the scb relation by scb’ ≜ hb ∪ mo ∪ rb. This entails that the original C11 model, as well as Batty et al.’s strengthening [5], are correctly compiled to x86-TSO. Additionally, the proof only assumes the existence of an MFENCE between every store originated from an SC write and load originated from an SC read. The compilation scheme in Fig. 8 achieves this by placing an MFENCE after each store that originated from an SC write. An alternative correct compilation scheme may place MFENCE before SC reads, rather than after SC writes [1]. (Since there are typically more SC reads than SC writes in programs, the latter scheme is less preferred.)

Remark 4. The compilation scheme that places MFENCE before SC reads can be shown to be sound even for a very strong SC condition that requires acyclicity of

$$p_{sc_{strng}} = ([E^{sc}] ∪ [F^{sc}]; h^b); (h^{sc} ∪ e^c); ([E^{sc}] ∪ h^b; [F^{sc}])$$

To prove this (see [3, Appendix K.1]), we are able to follow a simpler approach utilizing the recent result of Lahav and Vafeiadis [19] that provides a characterization of TSO in terms of program transformations (or “compiler optimizations”). This allows one to reduce compilation correctness to soundness of certain transformations. The preferred compilation scheme to x86-TSO, which uses barriers after SC writes (see Fig. 8), is unsound if one requires acyclicity of $p_{sc_{strng}}$, or even if one requires acyclicity of $[E^{sc}]; (e^c) \cup e^c); [E^{sc}]$. To see this, consider the following variant of SB:

$$x := r_1 \quad y := r_1 \quad a := x_{sc} / \{ \} \quad c := y_{sc} / \{ \} \quad b := y_{sc} / \{ \} \quad d := x_{sc} / \{ \} \quad (SB+rf)$$

Any execution of this program that yields the annotated behavior has a cycle in $[E^{sc}]; (e^c) \cup e^c); [E^{sc}]$ (we have $rb; rf$ both from $R^{sc}(x, 0)$ to $R^{sc}(x, 1)$, and from $R^{sc}(y, 0)$ to $R^{sc}(y, 1)$). However, since the program has no SC writes, following Fig. 8, all accesses are compiled to plain accesses, and x86-TSO clearly allows this behavior.
5. Compilation to Power

In this section, we present the Power model and the mappings of language operations to Power instructions. We then prove the correctness of compilation from RC11 to Power.

As a model of the Power architecture, we use the recent declarative model by Alglave et al. [4], which we denote by Power. Its executions are similar to the RC11’s execution, with the following exceptions:

- Power executions track syntactic dependencies between events in the same thread, and derive a relation called \textit{preserved program order}, denoted \texttt{ppco}, which is a subset of \texttt{sb} guaranteed to be preserved. The exact definition of \texttt{ppco} is quite intricate, and is included in [3, Appendix F].

- Read/write labels have the form \texttt{R(x,v)} and \texttt{W(x,v)} (they do not include a “mode”). Power has two types of fence events: a “lightweight fence” and a “full fence”. We denote by \texttt{Fsync} and \texttt{sync} the set of all lightweight fence and full fence events in a Power execution. Power’s “instruction fence” (\texttt{fence}) is used to derive \texttt{ppco} but is not recorded in executions.

In addition to \texttt{ppco}, the following additional derived relations are needed to define Power-consistency (see [4] for further explanations and details).

\begin{itemize}
  \item \texttt{sync} \triangleq \texttt{RW}; \texttt{sb}; \texttt{Fsync}; \texttt{sb}; \texttt{RW}
  \item \texttt{lwsync} \triangleq \texttt{RW}; \texttt{sb}; \texttt{Fsync}; \texttt{sb}; \texttt{RW} \setminus (W \times R)
  \item \texttt{fence} \triangleq \texttt{sync} \cup \texttt{lwsync}
  \item \texttt{hb} \triangleq \texttt{ppco} \cup \texttt{fence} \cup \texttt{rfe}
\end{itemize}

(Power’s happens-before)

- \texttt{prop1} \triangleq \texttt{W}; \texttt{rfe}^2; \texttt{fence}; \texttt{hb}^+; \texttt{W}
- \texttt{prop2} \triangleq \texttt{moe} \cup \texttt{rbe}^2; \texttt{rfe}^2; \texttt{fence}; \texttt{hb}^+; \texttt{sync}; \texttt{hb}^+
- \texttt{prop} \triangleq \texttt{prop1} \cup \texttt{prop2}

(Propagation relation)

where for every relation \texttt{c} (e.g., \texttt{rf}, \texttt{mo}, etc.), we denote by \texttt{ce} its thread-external restriction. Formally, \texttt{ce} = \texttt{c} \setminus \texttt{sb}.

\textbf{Definition 6.} A Power execution \( G \) is \textit{Power-consistent} if it is complete and the following hold:

1. \texttt{sb}_{loc} \cup \texttt{rf} \cup \texttt{rb} \cup \texttt{mo} is acyclic. (SC-PER-LOC)
2. \texttt{rbe}; \texttt{prop}; \texttt{hb}^+ is irreflexive. (OBSERVATION)
3. \texttt{mo} \cup \texttt{prop} is acyclic. (PROPAGATION)
4. \texttt{rmw} \cap (\texttt{rbe} \cup \texttt{mo}) = \emptyset. (POWER-ATOMICITY)
5. \texttt{hb} is acyclic. (POWER-NO-THIN-AIR)

\textbf{Remark 5.} The model in [4] contains an additional constraint: \texttt{mo} \cup [\texttt{At}]; \texttt{sb}; [\texttt{At}] should be acyclic (recall that \texttt{At} = \text{dom}(\texttt{rmw}) \cup \text{codom}(\texttt{rmw})). Since none of our proofs requires this property, we excluded it from Def. 6.

Like in the case of TSO, we say that a function \( G : \text{Loc} \rightarrow \text{Val} \) is an \textit{outcome of a Power program} \( P \) if it is an outcome of some Power-consistent full execution of \( P \) (see Def. 4).

As already mentioned, the two compilation schemes from C11 to Power that have been proposed in the literature [1] differ only in the mappings used for SC accesses (see Fig. 10). The first scheme follows the leading sync convention, and places a sync fence before each SC access. The alternative scheme follows the trailing sync convention, and places a sync fence after each SC access. Importantly, the same scheme should be used for all SC accesses in the program, since mixing the schemes is unsound. The mappings for the non-SC accesses and fences are common to both schemes and are shown in Fig. 9. Note that our compilation of relaxed reads is stronger than the one proposed for C11 (see §2.3).

Our main theorem says that the compilation schemes are correct.

\textbf{Theorem 2.} For a program \( P \), denote by \( \langle P \rangle \) the Power program obtained by compiling \( P \) using the scheme in Fig. 9 and either of the schemes in Fig. 10 for SC accesses. Then, given a program \( P \), every outcome of \( \langle P \rangle \) under Power is an outcome of \( P \) under RC11.

\textbf{Proof (Outline).} The main idea is to consider the compilation as if it happens in three steps, and prove the soundness of each step:

1. Leading sync: Each \texttt{Rsc}; \texttt{Wsc}; \texttt{Rmwsnc} in \( P \) is replaced by \texttt{Fsc} followed by \texttt{Rsc}; \texttt{Wsc}; \texttt{Rmwsnc}.
2. The mappings in Fig. 9 are applied.
3. Leading sync: Pairs of the form \texttt{sync}; \texttt{lwsync} that originated from \texttt{Wsc}; \texttt{Rmwsnc} are reduced to \texttt{sync} (eliminating the redundant \texttt{lwsync}).

The resulting Power program is clearly identical to the one obtained by applying the mappings in Figures 9 and 10.
The soundness for each step (that is, none of them introduces additional outcomes) is established in [3, Lemmas E.3 and H.3 and Appendix F.3].

The main difficulty (and novelty of our proof) lies in proving soundness of the second step, and more specifically in establishing the NO-THIN-AIR condition. Since Power, unlike RC11, does not generally forbid \( \text{sb} \cup \text{rf} \) cycles, we have to show that such cycles can be untangled to produce a racy RC11-consistent execution, witnessing the undefined behavior. Here, the idea is, similar to DRF-SC proofs, to detect a first \( \text{rf} \) edge that closes an \( \text{sb} \cup \text{rf} \) cycle, and replace it by a different \( \text{rf} \) edge that avoids the cycle. This is highly non-trivial because it is unclear how to define a “first” \( \text{rf} \) edge when \( \text{sb} \cup \text{rf} \) is cyclic. To solve this problem, we came up with a different ordering of events, which does not include all \( \text{sb} \) edges, and Power ensures to be acyclic (a relation we call Power-before in [3, Appendix G]).

For completeness, we also show that the conditional branch after the relaxed read is only necessary if we care about enforcing the NO-THIN-AIR condition. That is, let \( \text{weakRC11} \) be the model obtained from RC11 by omitting the NO-THIN-AIR condition, and denote by \( \langle P \rangle_{\text{weak}} \) the Power program obtained by compiling \( P \) as above, except that relaxed reads are compiled to plain loads (again, with either leading or trailing syncs for SC accesses). Then, this scheme is correct with respect to the weakRC11 model.

**Theorem 3** (Compilation of weakRC11 to Power). Given a program \( P \), every outcome of \( \langle P \rangle_{\text{weak}} \) under Power is an outcome of \( P \) under weakRC11.

Finally, we note that it is also possible to use a lightweight fence (\( 1\text{wync} \)) instead of a false control dependency and an instruction fence (\( \text{isync} \)) in the compilation of (all or some) acquire accesses.

### 6. Compilation to ARMv7

The ARMv7 model [4] is very similar to the Power model just presented in \( \S 5 \). There are only two differences.

First, while ARMv7 has analogues for Power’s strong fence and instruction fence (\( \text{dmb} \) for \( \text{sync} \), and \( \text{isb} \) for \( \text{isync} \)), it lacks an analogue for Power’s lightweight fence (\( 1\text{wync} \)). Thus, on ARMv7 we have \( F_{1\text{wync}} = \emptyset \) and so \( \text{fence} = \text{sync} \).

The second difference is that ARMv7 has a somewhat weaker preserved program order, \( \text{ppo} \), than Power, which in particular does not always include \( [R]; \text{sb}]_{1\text{sc}}; [W] \) (following the model in [4]). In our Power compilation proofs, however, we never rely on this property of Power’s \( \text{ppo} \) (see [3, Appendix F]).

The compilation schemes to ARMv7 are essentially the same as those to Power substituting the corresponding ARMv7 instructions for the Power ones: \( \text{dmb} \) instead of \( \text{sync} \) and \( 1\text{wync} \) instead of \( \text{isync} \). The soundness of compilation to ARMv7 follows directly from Theorems 2 and 3.

We note that neither GCC (version 5.4) nor LLVM (version 3.9) map acquire reads into \( \text{id} \); \( \text{cmp} \); \( \text{bc} \); \( \text{isb} \). Instead, they emit \( \text{id} \); \( \text{dmb} \) (that corresponds to Power’s \( \text{id} \); \( \text{sync} \)). With this stronger compilation scheme, there is no correctness problem in compilation of C11 to ARMv7. Nevertheless, if one intends to use \( \text{isb} \)’s, the same correctness issue arises (e.g., the one in Fig. 1), and RC11 overcomes this issue.

### 7. Correctness of Program Transformations

In this section, we list program transformations that are sound in RC11, and prove that this is the case. As in [30], to have a simple presentation, all of our arguments are performed at the semantic level, as if the transformations were applied to events in an execution. Thus, to prove soundness of a program transformation \( P_{\text{src}} \rightsquigarrow P_{\text{tgt}} \), we are given an arbitrary RC11-consistent execution \( G_{\text{tgt}} \) of \( P_{\text{tgt}} \), and construct a RC11-consistent execution \( G_{\text{src}} \) of \( P_{\text{src}} \) such that either \( G_{\text{src}} \) and \( G_{\text{tgt}} \) have the same outcome or \( G_{\text{src}} \) is racy. In the former case, we also show that \( G_{\text{tgt}} \) is racy only if \( G_{\text{src}} \) is. Consequently, one obtains that every outcome of \( P_{\text{tgt}} \) under RC11 is also an outcome of \( P_{\text{src}} \) under RC11.

The soundness proofs (sketched in [3, Appendix I]) are mostly similar to the proofs in [30], with the main difference concerning the new \( \text{sc} \) condition.

**Strengthening** Strengthening transforms the mode \( o \) of an event in the source into \( o' \) in the target where \( o \sqsubseteq o' \). Soundness of this transformation is trivial, because RC11-consistency is monotone with respect to the mode ordering.

**Sequentialization** Sequentialization merges two program threads into one, by interleaving their events in \( \text{sb} \). Essentially sequentialization just adds edges to the \( \text{sb} \) relation. Its soundness trivially follows from the monotonicity of RC11-consistency with respect to \( \text{sb} \).
Deordering  Table 1 defines the deorderable pairs, for which we proved the soundness of the transformation \( X; Y \rightsquigarrow X \square Y \) in RC11. (Note that reordering is obtained by applying deordering and sequentialization.) Generally speaking, RC11 supports all reorderings that are intended to be sound in C11, except for load-store reorderings of relaxed accesses, which are unsound in RC11 due to the conservative NO-THIN-AIR condition (if one omits this condition, these reorderings are sound). Importantly, load-store reorderings of non-atomic accesses are sound due to the “catch-fire” semantics. The soundness of these reorderings (in the presence of NO-THIN-AIR) was left open in [30], and requires a non-trivial argument of the same nature as the one used to show NO-THIN-AIR in the compilation correctness proof.

Merging  Merges are transformations of the form \( X; Y \rightsquigarrow Z \), eliminating one memory access or fence. Fig. 11 defines the set of mergeable pairs. Note that using strengthening, the modes mentioned in Fig. 11 are upper bounds (e.g., \( R_{acq}^{sc}; R_{acq}^{lax} \) can be first strengthened to \( R_{acq}^{sc}; R_{acq} \) and then merged). Generally speaking, RC11 supports all mergers that are intended to be mergeable in C11.

Remark 6. The elimination of redundant read-after-write allows the write to be non-atomic. Nevertheless, an SC read cannot be eliminated in this case, unless it follows an SC write. Indeed, eliminating an SC read after a non-SC write is unsound in RC11. We note that the effectiveness of this optimization seems to be low, and, in fact, it is already unsound for the model in [5] (see [3, Appendix A.4] for a counterexample). Note also that read-after-RMW elimination does not allow the read to be an acquire read unless the update includes an acquire read (unlike read-after-write). This is due to release sequences: eliminating an acquire read after a relaxed update may remove the synchronization due to a release sequence ending in this update.

Register Promotion  Finally, “register promotion” is sound in RC11. This global program transformation replaces all the accesses to a memory location by those to a register, provided that the location is used by only one thread. At the execution level, all accesses to a particular location are removed from the execution, provided that they are all sb-related.

8. Programming Guarantees

In this section, we demonstrate that our semantics for SC atoms (i.e., the SC condition in Def. 1) is not overly weak. We do so by proving theorems stating that programmers who follow certain defensive programming patterns can be assured that their programs exhibit no weak behaviors. The first such theorem is DRF-SC, which says that if a program has no races on non-SC accesses under SC semantics, then its outcomes under RC11 coincide with those under SC.

In our proofs we use the standard declarative definition of SC: an execution is SC-consistent if it is complete, satisfies ATOMICITY, and \( \text{sb} \cup \text{rf} \cup \text{mo} \cup \text{rb} \) is acyclic [28].

Theorem 4. If in all SC-consistent executions of a program \( P \), every race \( \langle a, b \rangle \) has \( \text{mod}(a) = \text{mod}(b) = \text{sc} \), then the outcomes of \( P \) under RC11 coincide with those under SC.

Note that the NO-THIN-AIR condition is essential for the correctness of Thm. 4 (recall the LB+deps example).

Next, we show that adding a fence instruction between every two accesses to shared locations restores SC, or there remains a race in the program, in which case the program has undefined behavior.

Definition 7. A location \( x \) is shared in an execution \( G \) if \( \langle a, b \rangle \notin \text{sb} \cup \text{sb}^{-1} \) for some distinct events \( a, b \in E_x \).

Theorem 5. Let \( G \) be an RC11-consistent execution. Suppose that for every two distinct shared locations \( x \) and \( y \), \( \text{sb}(E_x); \text{sb}(E_y) \subseteq \text{sb}(F_X); \text{sb}. \) Then, \( G \) is SC-consistent.

We remark that for the proofs of Theorems 4 and 5, we do not need the full SC condition: for Thm. 4 it suffices for \( \text{sb}(E_x); \text{sb}(F_X); \text{sb}(E_y); \text{sb}(F_Y) \) to be acyclic; and for Thm. 5 it suffices for \( F_X \) to be acyclic.

9. Related Work

The C11 memory model was designed by the C++ standards committee based on a paper by Boehm and Adve [10]. During the standardization process, Batty et al. [8] formalized the C11 model and proved soundness of its compilation to x86-64. They also proposed a number of key technical improvements to the model (such as some coherence axioms), which were incorporated into the standard.

Since then, however, a number of problems have been found with the C11 model. In 2012, Batty et al. [7] and Sarkar et al. [27] studied the compilation of C11 to Power, and incorrectly proved the correctness of two compilation schemes. In their proofs, from a consistent Power execution, they constructed a corresponding C11 execution, which they tried to prove consistent, but in doing so they forgot to check the overly strong condition S1. The examples shown in §1 and in §2.1 are counterexamples to their theorems.

Quite early on, a number of papers [12, 31, 24, 11] noticed the disastrous effects of thin-air behaviors allowed by the C11 model, and proposed strengthening the definition of consistency by disallowing \( \text{sb} \cup \text{rf} \) cycles. Boehm and...
We have further proved (without non-atomic accesses, weak behaviors can be always corrected) that our approach makes sense.

Next, Vafeiadis et al. [30] noticed a number of other problems with the C11 memory model, which invalidated a number of source-to-source program transformations that were assumed to hold. They proposed local fixes to those problems, and showed that these fixes enabled proving correctness of a number of local transformations. We have incorporated their fixes in the RC11-consistency definition.

Then, in 2016, Batty et al. [5] proposed a more concise semantics for SC atomics, whose presentation we have followed in our proposed RC11 model. As their semantics is stronger than C11, it cannot be compiled efficiently to Power, contradicting the claim of that paper. Moreover, as already discussed, SC fences are still too weak according to their model: in particular, putting them between every two accesses in a program with only atomic accesses does not guarantee SC.

Recently, Manerkar et al. [22] discovered the problem with trailing-sync compilation to Power (in particular, they observed the IRIW-acq-sc counterexample), and identified the mistake in the existing proof. Independently, we discovered the same problem, as well as the problem with leading-sync compilation. Moreover, in this paper, we have proposed a fix for both problems, and proven that it works.

A number of previous papers [31, 29, 18, 17] have studied only small fragments of the C11 model—typically the release/acquire fragment. Among these, Lahav et al. [17] proposed strengthening the semantics of SC fences in a different way from the way we do here, by treating them as read-modify-writes to a distinguished location. That strengthening, however, was considered in the restricted setting of only release/acquire accesses, and does not directly scale to the full set of C11 access modes. In fact, for the fragment containing only SC fences and release/acquire accesses, RC11-consistency is equivalent to RA-consistency that treats SC fences as RMWs to a distinguished location [17].

Finally, several solutions to the “out-of-thin-air” problem were recently suggested, e.g., [26, 15, 16]. These solutions aim to avoid the performance cost of disallowing \( \text{sb} \cup \text{rf} \) cycles, but none of them follows the declarative framework of C11. The conservative approach of disallowing \( \text{sb} \cup \text{rf} \) cycles allows us to formulate our model in the style of C11.

10. Conclusion

In this paper, we have introduced the RC11 memory model, which corrects all the known problems of the C11 model (albeit at a performance cost for the “out-of-thin-air” problem). We have further proved (i) the correctness of compilation from RC11 to x86-TSO [25], Power and ARMv7 [4]; (ii) the soundness of various program transformations; (iii) a DRF-SC theorem; and (iv) a theorem showing that for programs without non-atomic accesses, weak behaviors can be always avoided by placing SC fences. It would be very useful to mechanize the proofs of this paper in a theorem prover; we leave this for future work.

A certain degree of freedom exists in the design of the SC condition. A very weak version, which maintains the two formal programming guarantees of this paper, would require acyclicity of \( [\text{E}^\text{sc}] \cup [\text{rf}] \cup [\text{mo}] \cup [\text{rb}] \cup [\text{F}^\text{sc}] \cup [\text{eco}] \cup [\text{p}^\text{sc}] \). At the other extreme, one can require the acyclicity of \( \text{psc}_{\text{strong}} = ([\text{E}^\text{sc}] \cup [\text{F}^\text{sc}] ; [\text{hb}] ; [\text{sb}] ; [\text{eco}] ; [\text{sc}] ) \), and either disallow mixing SC and non-SC accesses to the same location, or have rather expensive compilation schemes (for Power/ARMv7: compile release-acquire atomics exactly as the SC ones; for TSO: place a barrier before every SC read). Our choice of \( \text{psc} \) achieves the following: (i) it allows free mixing of different access modes to the same location in the spirit of C11; (ii) it ensures the correctness of the existing compilation schemes; and (iii) it coincides with \( \text{psc}_{\text{strong}} \) in the absence of mixing of SC and non-SC accesses to the same location.

Regarding the infamous “out-of-thin-air” problem, we employed in RC11 a conservative solution at the cost of including a fake control dependency after every relaxed read. While this was already considered a valid solution before, we are the first to prove the correctness of this compilation scheme, as well as the soundness of reordering of independent non-atomic accesses under this model. Correctness of an alternative scheme that places a lightweight fence after every relaxed write is left for future work. It would be interesting to evaluate the practical performance costs of each scheme. On the one hand, relaxed writes (which are not followed by a fence) are perhaps rare in real programs, compared to relaxed reads. On the other hand, a control dependency is cheaper than a lightweight fence, and relaxed reads are often anyway followed by a control dependency.

Another important future direction would be to combine our SC constraint with our recent operational model in [16], which prevents “out-of-thin-air” values (and avoids undefined behaviors altogether), while still allowing the compilation of relaxed reads and writes to plain loads and stores. This is, in particular, crucial for adopting a model like RC11 in a type-safe language, like Java, which cannot allow undefined behaviors. Integrating our SC condition in that model, however, is non-trivial because the model is defined in a very different style from C11, and thus we will have to find an equivalent operational way to check our SC condition.

Finally, extending RC11 with additional features of C11 (see §3.4) and establishing the correctness of compilation of RC11 to ARMv8 [13] are important future goals as well.

Acknowledgments

We thank Hans Boehm, Soham Chakraborty, Doug Lea, Peter Sewell and the PLDI’17 reviewers for their helpful feedback. This research was supported in part by Samsung Research Funding Center of Samsung Electronics under Project...
Number SRFC-IT1502-07, and in part by an ERC Consolidator Grant for the project “RustBelt” (grant agreement no. 683289). The third author has been supported by a Korea Foundation for Advanced Studies Scholarship.

References


A. Further Examples

A.1 Failure of leading sync convention with SC fences

The following behavior is disallowed according to C11, but allowed by its compilation to Power.

\[
\begin{align*}
x &:= \text{rlx} 2 \\
fence_{\text{sc}} &:= y_{\text{rlx}} / / 0 \\
b &:= y_{\text{rlx}} 1 \\
f &:= x_{\text{acq}} 1 \\
d &:= y_{\text{acq}} 1 & x &:= x_{\text{rel}} 1 & c &:= x_{\text{rlx}} 2 \\
\end{align*}
\]

(Rsync+Rsc)

Under C11, this behavior is forbidden. Consider the following execution (the initialization of \(x\) is omitted):

\[
\begin{align*}
k &: W^{\text{acq}}(y, 0) \\
l &: F^{\text{sc}}(y, 0) \\
m &: R^{\text{rel}}(y, 0) \\
q &: R^{\text{rel}}(x, 2) \\
p &: W^{\text{acq}}(x, 1) \\
r &: R^{\text{acq}}(x, 1) \\
h &: W^{\text{sc}}(y, 1) \\
\end{align*}
\]

The \(\text{rf}\) and \(\text{mo}\) edges are forced because of read values and coherence. Now, the C11 conditions on SC fences require, in particular, that \([F^{\text{sc}}]; sb; rb; [E^{\text{sc}}] \subseteq S\) and \([E^{\text{sc}}]; rb; sb; [F^{\text{sc}}] \subseteq S\). Hence, we must have \(S(l, n)\) (essentially because if we had \(S(n, l)\), then \(m\) would have been reading from an overwritten write), as well as \(S(r, l)\) (essentially because if we had \(S(l, r)\), then \(r\) would have been reading from an \(\text{mo}\)-overwritten write before the fence). By transitivity, we thus have \(S(r, n)\) which contradicts condition S1, which requires \(S(n, r)\) because of the happens-before path via \(o\) and \(p\).

The compilation to Power allows the behavior because the \(\text{sync}\) fences do not provide sufficient synchronization: again all but one \(\text{sync}\) fences are useless, as they are placed at the beginning and end of a thread. In fact, this example shows the unsoundness of compilation of C11 to Power even for a compilation scheme that places a \(\text{sync}\) fence \textit{both} before and after each SC access.

A.2 Unsoundness of compilation of C11 to ARMv8

\[
\begin{align*}
x &:= \text{sc} 1 \\
fence_{\text{acq}} &:= x_{\text{rlx}} / / 0 \\
b &:= y_{\text{acq}} // 1 \\
f &:= y_{\text{acq}} // 1 \\
c &:= x_{\text{acq}} // 0 \\
\end{align*}
\]

(RWC+acq+sc)

C11 disallows the annotated behavior of this program (we have \(\text{hb}\) from the write of \(x\) to the read of \(y\); \(\text{rb}\) from the read of \(y\) to the write of \(y\); \(\text{hb}\) from the write of \(y\) to the read of \(x\); and finally \(\text{rb}\) from the read of \(x\) to the write of \(x\)).

Nevertheless, the compilation to ARMv8 (using its special load and store instructions for SC accesses) allows the behavior following the model in [13]:

\[
\begin{align*}
\text{STLR} #1, [x] \\
\text{DMB} \\
\text{LDAR} b, [y] / / 0 \\
\text{STLR} #1, [y] \\
\text{LDR} a, [x] / / 1 \\
\text{LDAR} c, [x] // 0 \\
\end{align*}
\]

First, the store to \(x\) is committed and propagated to thread 2 (but not to thread 3). Then, the load of \(x\) in thread 2 is issued, satisfied and committed, the fence is committed, and the load of \(y\) is issued. In the storage subsystem, the issued load of \(y\) is propagated to thread 1, reordered with the store to \(x\) (as they originate from different threads), propagated to thread 3 and to the main memory, and satisfied with value 0. Then, thread 3 executes: the store to \(y\) is propagated to the main memory, and the load of \(x\) is issued and propagated to the main memory, satisfied with the value 0. Finally, the store of \(x\) propagates to the main memory.
A.3 Failure of read-after-read elimination

Let $psc_{old} = \{E_{sc} \cup (sb \cup rf \cup mo \cup rb); [E_{sc}]\}$. We present the executions showing the failure of read-after-read elimination when requiring acyclicity of $psc_{old}$ (see §2.1.1).

Consider the following program:

\[
\begin{align*}
y &:= sc_1 \\
x &:= rel_1 \\
a &:= sc_2 \\
b &:= sc_1 \\
c &:= x_{rlx} \\
x &:= sc_1 \\
d &:= y_{sc} \\
\end{align*}
\]

The annotated behavior is forbidden, but it will become allowed after replacing $b := x_{sc}$ by $b := a$. Indeed, the following execution is an execution of RRmerge yielding the result $a = b = c = 1 \land d = 0$.

In this execution we have a $psc_{old}$ cycle $(k, n, p, q, k)$. It is, however, consistent using our final $psc$ relation ($(k, n) \notin psc$).

Now, the following execution is an execution of the same RRmerge program, but after replacing $b := x_{sc}$ by $b := a$, again yielding the result $a = b = c = 1 \land d = 0$. This execution is consistent when requiring acyclicity of $psc_{old}$ (as well as with our final $psc$ relation).

A.4 Failure of SC-read-after-non-SC-write elimination

The annotated behavior is allowed under RC11 for the target, but not for the source. The same applies to the model of Batty et al. [5].

B. Programs to Executions: Receptiveness Assumption

To carry out the compilation correctness proof, we need to record syntactic dependencies between instructions, as in the Power model. (This is only needed if one is interested in the NO-THIN-AIR condition; compilation correctness for weakRC11 may completely ignore this extension.) Dependencies are classified into data, address and control dependencies. Accordingly, we extend the definition of an execution (see §3.1), with additional relations $data$, $addr$ and $ctrl$. We use $deps$ to denote the union of the three relations. We require $data$, $addr$ and $ctrl$ to satisfy the following:
The dependency relations are calculated from the program syntax, together with the generation of program's execution (like in Power), and the construction ensures that the above properties hold. Moreover, the construction of executions from programs provides us with the following receptiveness property:

**Definition B.1.** A function \( lab' : \text{Event} \to \text{Label} \) is called a reevaluation of \( lab : \text{Event} \to \text{Label} \) if for every event \( a \), the label \( lab'(a) \) is identical to \( lab(a) \), except possibly for read/written value.

**Notation B.1.** Given an execution \( G \) and a revaluation \( lab \) of \( G\lab \) \( \lab(G) \) denotes the execution \( G' \) given by: \( G' \lab = \lab \), \( G' \rf = \emptyset \), and \( G' \c = G \c \) for every \( c \in \{ \text{E, sb, rmw, mo, data, addr, ctrl} \} \).

**Assumption B.1** (receptiveness). Let \( G \) be an execution of a program \( P \). Let \( a \in \text{R} \), and suppose that
\[ a \notin \text{dom}(\text{deps}^+; (\text{ctrl} \cup \text{addr})) \]
For every \( v \in \text{Val} \), there exists a reevaluation \( lab \) of \( G\lab \) such that:
- \( lab(G) \) is an execution of \( P \).
- \( lab(G).\val_r(a) = v \).
- \( lab(b) = G\lab(b) \) whenever \( \langle a, b \rangle \notin G\text{deps}^+ \).

Note that a more basic receptiveness property follows from this assumption: if \( a \notin \text{dom}(\text{sb}) \) then for every \( v \in \text{Val} \), we have that \( lab(G) \) is an execution of \( P \), for the reevaluation \( lab \) of \( G\lab \) that sets the read value of \( a \) to \( v \), and otherwise is identical to \( G\lab \).

In addition, we assume that the set of executions of a program is prefix-closed:

**Notation B.2.** Given an execution \( G \) and a set \( E \subseteq \text{E} \) that is downwards closed w.r.t. \( \text{sb} \) (i.e., \( a \in E \) whenever \( \langle a, b \rangle \in \text{sb} \) for some \( b \in E \)), and contains at least all the initialization events, the restriction of \( G \) to \( E \) denoted \( G|_E \), is the execution \( G' \) given by: \( G'|_E = E \), \( G'|\lab = G|_E \lab \), and \( G'|_E \c = [E]; G\c [E] \) for \( c \in \{ \text{sb, rmw, rf, mo, data, addr, ctrl} \} \).

**Assumption B.2** (prefix-closed executions). Let \( G \) be an execution of a program \( P \), and let \( E \) be a subset of \( \text{E} \) that is downwards closed w.r.t. \( \text{sb} \), and contains at least all the initialization events. Then, \( G|_E \) is an execution of \( P \).

## C. Properties of RC11

In this section, we present some basic properties of the derived relations \( \text{eco, sw, hb} \) and of RC11-consistent executions. We omit some of the proofs that straightforwardly follow from our definitions. For the rest of this section, consider an arbitrary execution \( G \).

**Proposition C.1.** \( \text{eco} \) is a strict partial order.

**Proposition C.2.** Suppose that \( \langle \text{w}, \text{sb} \rangle |_{\text{loc}}; \text{w} \subseteq \text{mo} \) and \( \text{rmw} \subseteq \text{rb} \). Then, the following hold:

1. \( \text{rs} \subseteq \text{eco}^2 \).
2. \( \text{w}; \text{sw}; \text{r} \subseteq \text{eco} \).
3. \( \text{w}; \text{sw}; \text{f} \subseteq \text{eco}; \text{sb} \).
4. \( \text{eco}; \text{hb} \subseteq \text{eco} \cup \text{eco}; (\text{sb} \setminus \text{rmw}); \text{hb} \).

**Proof.**

1. Let \( \langle a, b \rangle \in \text{rs} \). Then, by definition, \( \langle a, b \rangle \in \text{w}; \text{sb} |_{\text{loc}}; \text{w} \subseteq \text{mo}; \text{rmw} \subseteq \text{rb} \). We have \( \langle a, b \rangle \in \text{eco}^2 \). Since \( \text{eco} \) is transitive, we have \( \langle a, b \rangle \in \text{eco}^\ast \).
2. Let \( \langle a, b \rangle \in \text{w}; \text{sw}; \text{r} \). Then, by definition, we have \( \langle a, b \rangle \in \text{rs}; \text{rf} \). Using the previous item, we obtain that \( \langle a, b \rangle \in \text{eco}^2; \text{eco} \subseteq \text{eco} \).
3. Let \( \langle a, b \rangle \in \text{w}; \text{sw}; \text{f} \). Then, by definition, we have \( \langle a, b \rangle \in \text{rs}; \text{rf}; \text{sb} \). Using the first item, we obtain that \( \langle a, b \rangle \in \text{eco}^2; \text{eco}; \text{sb} \subseteq \text{eco}; \text{sb} \).
4. Let \( \langle a, c \rangle \in \text{eco}; \text{hb} \), and let \( b \in \text{E} \) be an \( \text{eco} \)-maximal event satisfying \( \langle a, b \rangle \in \text{eco} \), and \( \langle b, c \rangle \in \text{hb}^\ast \). If \( b = c \) then \( \langle a, c \rangle \in \text{eco} \), and we are done. Otherwise, the maximality of \( b \) ensures that \( \langle b, b' \rangle \in \text{sb} \setminus \text{sw} \) and \( \langle b', c \rangle \in \text{hb}^\ast \) for some \( b' \in \text{E} \). Since \( \text{rmw} \subseteq \text{rb} \subseteq \text{eco} \), it follows that \( \langle a, c \rangle \in \text{eco}; (\text{sb} \setminus \text{rmw}); \text{hb}^\ast \). \( \square \)
Lemma C.1 (Read at end). Let $a \in \mathbb{R}\setminus \text{dom}(sb)$. Suppose that $G' = G|_{G.E \setminus \{a\}}$ is RC11-consistent. Then, there exists an event $b \in G'.W$ such that the execution $G''$ given by $G'' . c = G . c$ for every $c \in \{E, sb, rmw, data, addr, ctrl, mo\}$, $G'' . \text{lab} = G'.\text{lab} \cup \{a \mapsto \text{Rmod}(a)(\text{loc}(a), \text{val}_s(b))\}$, and $G'' . \text{rf} = G'.\text{rf} \cup \{(b, a)\}$ is RC11-consistent.

Proof. Take $b$ to be the mo-maximal event in $G.W_{\text{loc}(a)}$. It is straightforward to show that $G''$, as defined in the statement, is RC11-consistent. 


Proposition C.4. Let $G'$ be any execution obtained from $G$ by possibly changing the value read at some $a \in \mathbb{R}^a$, and the source of the rf edge entering the event $a$. Then, $G'.hb = G.hb$.

Proposition C.5. Let $G'$ be an execution, such that $G'.E = G.E \cup \{a\}$ for some event $a$. Suppose that $a \in G'.E^a, G.sb \subseteq G'.sb, G.lab \subseteq G'.lab, G.rmw = G'.rmw,$ and $G'.rf = G.rf \cup \{(b, a)\}$ for some $b \in G.E$. Then, $[G.E] \cap G'.hb; [G.E] = G.hb$.

D. The RC$_{na}$ Model

In this section we present a variant of RC11, which has a smaller psc$_{base}$ relation, and is useful in our correctness of compilation proofs. It is based on the following additional derived relations:

- $rb^na \triangleq \left[r^na\right]; rb$
- $rb^na \triangleq rb \setminus rb^na$
- $\text{ec}^na \triangleq rf \cup (\text{mo} \cup rb^na); rf$
- $\text{sc}^na \triangleq sb \cup (sb \setminus \text{loc}) \cup \text{hb}; sb \setminus \text{loc} \cup \text{hb} \cup \text{mo} \cup rb^na$
- $\text{psc}^na \triangleq (\text{Pc} \cup [\text{psc}] \cup \text{hb}^\gamma); \text{sc}^na \cup \text{hc}^na; ([\text{psc}] \cup \text{hb}^\gamma; [\text{psc}]$
- $\text{psc}_f^na \triangleq [\text{psc}] \cup \text{hb} \cup \text{hc} \cup \text{ec}^na; \text{hb}; [\text{psc}]

Proposition D.1. If $rb^na \subseteq hb$ then $\text{psc}_b = \text{psc}^na$ and $\text{psc}_f = \text{psc}^na$.

Proof. Note that $rb^na \subseteq hb$ implies that $rb^na \subseteq \text{hb} \setminus \text{loc}$, and $\text{hb}; rb^na; rf; \text{hb} \subseteq \text{hb} \cup \text{hb}; \text{ec}; \text{hb}$. In addition, we have $\text{psc}_b \setminus \text{psc}^na \subseteq [\text{psc}] \cup \text{hb}; rb^na; ([\text{psc}] \cup \text{hb}; [\text{psc}]$, and $\text{psc}_f \setminus \text{psc}_f^na \subseteq [\text{psc}] \cup [\text{psc}] \cup \text{hb}; rb^na; rf; \text{hb}; [\text{psc}]$. Thus, this claim immediately follows from our definitions.

We call an execution RC$_{na}$-consistent if it satisfies all conditions of Def. 1, except possibly for $\text{sc}$, and $\text{psc}^na \cup \text{psc}_f^na$ is acyclic.

Lemma D.1. Let $G$ be an RC$_{na}$-consistent execution of a program $P$. Then, either $G$ is RC11-consistent, or $P$ has undefined behavior under RC11.

Proof. If $rb^na \subseteq hb$, then, by Prop. D.1, $G$ is RC11-consistent. Suppose otherwise. We show that $P$ has undefined behavior under RC11. Let $a_1, \ldots, a_n$ be an enumeration of $E$ that respects $sb \cup rf$ (that is, $i < j$ whenever $<a_i, a_j> \in sb \cup rf$). For every $1 \leq i \leq n$, let $G_i = G|_{E_i}$. Let $k$ be the minimal index such that $G_k.rb^na \not\subseteq G_k.hb$. Then, by Prop. D.1, $G_{k-1}.\text{psc}_b \cup G_{k-1}.\text{psc}_f = G_{k-1}.\text{psc}^na \cup G_{k-1}.\text{psc}_f^na$ is acyclic, and so $G_{k-1}$ is RC11-consistent. Let $(a_k, a_k) \in G_k.rb^na \cap G_k.hb$. Then, we must have $a_k \in \{a_k, a_k\}$. Note also that $(a_k, a_k) \not\in G_k.hb$ since $G_k$ satisfies COHERENCE.

Now, if $G_k$ is RC11-consistent, then we are done (it is a racy execution of $P$). Suppose otherwise. We show that $a_k \neq a_k$. Indeed, otherwise, since $G_k$ is RC$_{na}$-consistent but not RC11-consistent, and $G_{k-1}$ is RC11-consistent, it must be the case that $\text{mod}(a_k) = \text{sc}$, and there exist $b, f \in E_{k-1}$ such that:

- $(a_k, b) \in G_k.mc; (G_{k-1}.hb; [f]); [G_{k-1}.E^sc]$
- $(b, f) \in (G_{k-1}.\text{psc}_b \cup G_{k-1}.\text{psc}_f)^*; [\text{psc}]$
- $(f, a_k) \in G_{k-1}.hb; G_{k-1}.rb^na$
We use the following additional notation: for every SC access, or adds an SC fence after every SC access, and then replaces all SC accesses by release/acquire.

In this section we prove the soundness of a global program transformation that either adds an SC fence before a `RC` statement, is `RC` consistent. Then, there exists an event `E` such that the execution `G'` given by `G', c = G, c` for every `c ∈ \{E, sb, rmw, data, addr, ctrl, mo\}`, `G'.lab = G_1.lab ∪ \{a_k → Ra(x, val_a(b))\}`, and `G'.rf = G_1.rf ∪ \{(b, a_k)\}` is RC11-consistent. By Assumption B.1, `G'` is an execution of `P`. In addition, we have \(\langle a_k, a_k \rangle \not\in G'.hb\) (since \(\langle a_k, a_k \rangle \not\in G_.hb\) and `G'.hb = G_.hb` by Prop. C.4), and so `G'` is racy. Hence, `P` has undefined behavior under RC11.

Next, we prove some lemmas that allow us (under some restrictions) to add a memory access inside a given execution. In what follows, we take `G` to be an arbitrary execution.

**Proposition D.2.** If \(a \not\in \text{dom}(sb'; [E^{\text{rel}}])\), then for every `b ∈ E`, we have \(\langle a, b \rangle \in hb\) iff \(\langle a, b \rangle \in sb\).

**Proof.** The assumption that \(a \not\in \text{dom}(sb'; [E^{\text{rel}}])\) ensures that \(a \not\in \text{dom}(sb'; sw)\), and so we have \(\langle a, b \rangle \in hb\) iff \(\langle a, b \rangle \in sb\). \(\Box\)

**Lemma D.2** (Add write). Let `a ∈ W \ \text{dom}(sb'; [E^{\text{rel}}]) ∪ A\). Suppose that `G'` = \(G|_{G.E \backslash \{a\}}\) is RC_a-consistent. Let `x = loc(a)`, and suppose that `(a, b) ∈ sb; [R_x]` implies `(a, b) ∈ sb; [W_x]; sb`. Then, there exists a relation `T ⊆ G.W_x × G.W_x` such that the execution `G''` given by `G''.c = G.c` for every `c ∈ \{E, lab, sb, rmw, data, addr, ctrl\}`, `G''.rf = G'.rf`, and `G''.mo = G'.mo` is RC_a-consistent.

**Proof.** Let `C = \{c ∈ G'.W_x | \langle a, c \rangle ∈ G, sb; G'.mo\}`, and take `T = (\{a\} × C) ∪ ((G'.W_x \ C) × \{a\})`. It is straightforward to show that `G''`, as defined in the statement, is RC_a-consistent. In particular, we have `G''.psc_{\text{base}} = G'.psc_{\text{base}}` and `G''.psc_{\text{F}} = G'.psc_{\text{F}}`. \(\Box\)

**Lemma D.3** (Add rmw write). Suppose that `rmw^{-1}; rf^{-1}; rf; rmw ⊆ (G.E)`. Let `a ∈ (W ∩ A) \ \text{dom}(sb'; [E^{\text{rel}}])`. Suppose that `G'` = \(G|_{G.E \backslash \{a\}}\) is RC_a-consistent. Let `x = loc(a)`, and suppose that `(a, b) ∈ sb; [R_x]` implies `(a, b) ∈ sb; [W_x]; sb`. Then, there exists a relation `T ⊆ G.W_x × G.W_x` such that the execution `G''` given by `G''.c = G.c` for every `c ∈ \{E, lab, sb, rmw, data, addr, ctrl\}`, `G''.rf = G'.rf`, and `G''.mo = G'.mo` is RC_a-consistent.

**Proof.** Let `b, d ∈ G'.E such that \(\langle b, a \rangle ∈ G \text{rmw}\)` and \(\langle d, b \rangle ∈ G'.rf\). Let `C = \{c ∈ G'.W_x | \langle d, c \rangle ∈ G'.mo\}`, and take `T = (\{d\} × C) ∪ ((G'.W_x \ C) × \{a\})`. It is straightforward to show that `G''`, as defined in the statement, is RC_a-consistent. \(\Box\)

**Lemma D.4** (Add non-atomic read). Let `a ∈ Ra \ \text{dom}(sb; [E^{\text{rel}}])`. Suppose that `G' = \(G|_{G.E \backslash \{a\}}\)` is RC_a-consistent. Then, there exists a event `b ∈ G'.W such that the execution `G''` given by `G''; E = G.E, G''; lab = G'.lab ∪ \{a → Ra(loc(a), val_a(b))\}`, `G''.c = G.c` for every `c ∈ \{sb, rmw, data, addr, ctrl\}`, `G''.rf = G'.rf`, and `G''.mo = G'.mo` is RC_a-consistent.

**Proof.** Let `x = loc(a)`. Let `B = \{b ∈ G.W_x | \langle b, a \rangle ∈ G.rf\}`, and take `b` to be the `mo`-maximal event in `B`. It is straightforward to show that `G''`, as defined in the statement, is RC_a-consistent. \(\Box\)

**E. Proof of Global Transformation of SC accesses**

In this section we prove the soundness of a global program transformation that either adds an SC fence before every SC access, or adds an SC fence after every SC access, and then replaces all SC accesses by release/acquire ones. This will allow us later to prove the correctness of compilation only for programs that do not contain any SC accesses.

We use the following additional notation:

\[ sb' \triangleq sb \setminus \text{rmw} \]

**Lemma E.1.** Let `G` be an execution satisfying all conditions of Def. 1, except possibly for `SC`. Suppose that \([Rw_{sc}]; (sb' \cup sb'; hb; sb'); [Rw_{sc}]\ ⊆ hb; [Fsc]; hb\). Let `T = sb \cup sb'; hb; sb' \cup Eco`. Then:

\[ [Fsc]; hb; Eco; ([Rw_{sc}]; T; [Rw_{sc}])^*; eco; hb; [Fsc] \subseteq psc_F^+. \]
Proof. We show by induction on \( n \), that \( [F^{sc}]; hb; eco; \leq \) \(([RW^{sc}]; T); [RW^{sc}]\)^\(n\); \( eco; hb; [F^{sc}] \subseteq psc^+ \) for every \( n \geq 0 \). For \( n = 0 \), the claim holds since \( eco; hb; [F^{sc}] \subseteq psc \). Suppose now that \( [F^{sc}]; hb; eco; \leq (([RW^{sc}]; T); [RW^{sc}])^{n-1}; eco; hb; [F^{sc}] \subseteq psc \), and let \( R = [F^{sc}]; hb; eco; ([RW^{sc}]; T); [RW^{sc}]\)^\(n\); eco; hb; [F^{sc}] \). Expanding the definition of \( T \) (keeping in mind that \( rmw \subseteq eco \)) we have \( R \subseteq psc \). In addition, our assumption entails that \( R_1 \) is contained in \( R_1' = [F^{sc}]; hb; eco; \leq (([RW^{sc}]; T); [RW^{sc}])^{n-1}; hb; [F^{sc}] \), which, in turn, using the induction hypothesis is also contained in \( psc \).

Lemma E.2. Let \( G \) be an execution satisfying all conditions of Def. 1, except possibly for \( sc \). Suppose that \( [RW^{sc}]; (sb' \cup sb'; hb; sb'); [RW^{sc}] \subseteq hb; [F^{sc}]; hb \). Then, if \( psc \) is acyclic, then so is \( psc_{base} \cup psc \).

Proof. Contrapositively, suppose that \( psc_{base} \cup psc \) is cyclic. Then, by definition, the union of the following relations is cyclic:

- \( A_1 = [RW^{sc}]; scb; [RW^{sc}] \)
- \( A_2 = [F^{sc}]; (hb \cup hb; eco; hb); [F^{sc}] \)
- \( A_3 = [RW^{sc}]; scb; hb; [F^{sc}] \)
- \( A_4 = [F^{sc}]; hb; scb; [RW^{sc}] \)

Consider first the case that \( A_1 \) is cyclic. Then, since \( rmw \subseteq eco \) and \( hb|_{loc} \subseteq eco \cup sb'; hb; sb' \), the relation \( [RW^{sc}]; (sb' \cup sb'; hb; sb'); [RW^{sc}] \cup eco \) is cyclic. Our assumption on \( G \) entails that \( hb; [F^{sc}]; hb \cup eco \) is cyclic. Since both \( hb; [F^{sc}]; hb \) and \( eco \) are transitive and reflexive, we obtain that \( hb; [F^{sc}]; hb \) is cyclic, which in turn implies that \( [F^{sc}]; hb; eco; [F^{sc}] \subseteq psc \) is cyclic.

Now, consider the case that \( A_2 \) is cyclic. Let \( T = sb \cup sb'; hb; sb' \cup eco \). It is easy to see that \( scb \subseteq T \) (since we have \( rmw \subseteq eco \) and \( hb|_{loc} \subseteq eco \cup sb'; hb; sb' \)). Then, the union of \( psc \) and the following relation must be cyclic:

\[
B = [F^{sc}]; hb; scb; ([RW^{sc}]; T); [RW^{sc}]^*; scb; hb; [F^{sc}]
\]

Now, we have \( [F^{sc}]; hb; scb \subseteq [F^{sc}]; hb \) and \( scb; hb; [F^{sc}] \subseteq eco; hb; [F^{sc}] \). By Lemma E.1, it follows that \( B \subseteq psc \), and so \( psc \) is cyclic.

Lemma E.3. Let \( G \) be an RC11-consistent execution without any SC accesses. Let \( A \subseteq \mathbb{R}^{seq} \cup \mathbb{R}^{rel} \), such that \( [A]; (sb' \cup sb'; hb; sb'); [A] \subseteq hb; [F^{sc}]; hb \), and \( [A]; rmw = rmw; [A] \). Then, the execution \( G' \) obtained from \( G \) by changing all modes of events in \( A \) to \( sc \) is RC11-consistent.

Proof. The only constraint that is affected by such modification is \( sc \). Now, in \( G' \) we have \( [G'; RW^{sc}]; (G'; sb' \cup G'; sb'; G'; sb'; G'; RW^{sc}) \subseteq G'; hb; [G'; F^{sc}]; G'; hb \), and by Lemma E.2 it suffices to show that \( G'; psc \) is acyclic. This follows from the fact that \( G \) satisfies \( sc \), since \( G'; psc = G; psc \).

F. Properties of the Power and ARMv7 Models

In this appendix we provide the full definition of preserved program order (ppo) used by Power and ARMv7, and prove various properties of these models that are needed in our compilation correctness proof.

Notation F.1. For every relation \( c \) (e.g., \( rf, mo \), etc.), we denote by \( ci \) and \( ce \) (internal \( c \) and external \( c \)) its thread-internal and thread-external restrictions. Formally, \( ci = c \land sb \) and \( ce = c \land \neg sb \).

F.1 Preserved Program Order

ppo is defined based on the four dependencies — data, addr, ctrl, ctrl_{isync} — that satisfy the following properties:
1. \( \text{data} \subseteq \mathbb{R} \times \mathbb{W} \).
2. \( \text{addr} \subseteq \mathbb{R} \times (\mathbb{R} \cup \mathbb{W}) \).
3. \( \text{ctrl}_{\text{isync}} \subseteq \text{ctrl} \subseteq \mathbb{R} \times \mathbb{E} \).
4. \( \text{ctrl}; \text{sb} \subseteq \text{ctrl} \).
5. \( \text{ctrl}_{\text{isync}}; \text{sb} \subseteq \text{ctrl} \).
6. \( \text{rmw} \subseteq \text{data} \cup \text{addr} \cup \text{ctrl} \).
7. \( \text{rmw}; \text{sb} \subseteq \text{ctrl} \).

1 – 5 hold by definition (see [4]). 6 – 7 hold due to the compilation scheme: it always places a dependency from the load to the store that form an RMW pair, and a branch after each (conditional) store in such pairs.

The relation \( \text{deps} \) includes all types of dependencies:

\[
\text{deps} \triangleq \text{data} \cup \text{addr} \cup \text{ctrl}
\]

Herd’s definition of \( \text{ppo} \) is as follows:

\[
\begin{align*}
\text{rdw} & \triangleq (\text{rbe}; \text{rfe}) \cap \text{sb} \\
\text{detour} & \triangleq (\text{moe}; \text{rfe}) \cap \text{sb} \\
\text{ic}_0 & \triangleq \emptyset \\
\text{ii}_0 & \triangleq \text{addr} \cup \text{data} \cup \text{rdw} \cup \text{rfi} \\
\text{ci}_0 & \triangleq \text{ctrl}_{\text{isync}} \cup \text{detour} \\
\text{cc}_{\text{Power}}^0 & \triangleq \text{data} \cup \text{ctrl} \cup \text{addr} ; \text{sb}_i \cup \text{sb} | \text{loc} \\
\text{cc}_{\text{ARMv7}}^0 & \triangleq \text{data} \cup \text{ctrl} \cup \text{addr} ; \text{sb}_i \\
\text{ppo} & \triangleq [\mathbb{R}] ; \text{ii} ; [\mathbb{R}] \cup [\mathbb{R}] ; \text{ic} ; [\mathbb{W}]
\end{align*}
\]

where, \( \text{ii}, \text{ic}, \text{ci}, \text{cc} \) are inductively defined as follows:

\[
\begin{array}{cccccccc}
\text{ii}_0 & \text{ci} & \text{ic} ; \text{ci} & \text{ii} ; \text{ii} \\
\text{ii} & \text{ii} & \text{ii} & \text{ii} \\
\text{ic}_0 & \text{ii} & \text{cc} & \text{ic} ; \text{cc} & \text{ii} ; \text{ic} \\
\text{ic} & \text{ic} & \text{ic} & \text{ic} & \text{ic} \\
\text{ci}_0 & \text{ci} ; \text{ii} & \text{cc} ; \text{ci} \\
\text{ci} & \text{ci} & \text{ci} \\
\text{cc}_0 & \text{ci} & \text{ci} ; \text{ic} & \text{cc} ; \text{cc} \\
\text{cc} & \text{cc} & \text{cc} & \text{cc}
\end{array}
\]

Note that \( \text{ci} \subseteq \text{ii} \subseteq \text{ic} \), as well as \( \text{ci} \subseteq \text{cc} \subseteq \text{ic} \).

Alternatively the relations \( \text{ii}, \text{ic}, \text{ci}, \text{cc} \) can be defined as follows:

\[
xy \triangleq \bigcup_{n \geq 1} x^1 y_0^1 ; x^2 y_0^2 ; \ldots ; x^n y_0^n
\]

where:

- \( x, y, x^1, \ldots, x^n, y^1, \ldots, y^n \in \{ i, c \} \).
- If \( x = c \) then \( x^1 = c \).
- For every \( 1 \leq i \leq n - 1 \), if \( y^i = c \) then \( x^{i+1} = c \).
- If \( y = 1 \) then \( y^n = 1 \).

Note that the only difference between Power and ARMv7 is in the definition of \( \text{cc}_{0} \). Henceforth, we only assume ARMv7’s definition, which is weaker, so our proofs apply for both Power and ARMv7.

Next, we prove some useful properties of \( \text{ppo} \). In all propositions below we assume some Power-consistent execution.

**Proposition F.1.** \( \text{ppo} \) is transitive.

**Proof.** Immediately follows from the definition. \( \Box \)
Proposition F.2. \([\mathcal{W}]\): \(\text{psbloc} \subseteq \text{ii}\).

Proof. Let \(\langle a, b \rangle \in [\mathcal{W}]\): \(\text{psbloc}\) and let \(x = \text{loc}(a)\). Then, by definition, \(a \in \mathcal{W}_x\), \(b \in \mathcal{R}_x\), \(\langle a, b \rangle \in \text{sb}\), and there is no \(c \in \mathcal{W}_x\) such that \(\langle a, c \rangle, \langle c, b \rangle \in \text{sb}\). Since \(G\) is complete, there exists some \(d \in \mathcal{W}_x\) such that \(\langle d, b \rangle \in \text{rf}\). If \(d = a\), then we are done since \(\text{rf} \subseteq \text{ii}\). Otherwise, since \(G\) satisfies \(\text{SC-PER-LOC}\), we have \(\langle a, d \rangle \in \text{mo}\), \(\langle d, a \rangle \not\in \text{sb}\), and \(\langle b, d \rangle \not\in \text{sb}\). It follows that \(\langle a, d \rangle \in \text{moe}\) and \(\langle d, b \rangle \in \text{rfe}\). Thus, we have \(\langle a, b \rangle \in \text{detour} \subseteq \text{ii}\). 

Proposition F.3. \((\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}]\): \(\text{psbloc} \cup \text{ppo}; [\mathcal{W}] \subseteq \text{ppo}\).

Proof. Let \(a, b, c, d \in \mathcal{E}\) such that \(\langle a, b \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}]\), \(\langle b, c \rangle \in \text{psbloc}\), and \(\langle c, d \rangle \in \text{ppo}; [\mathcal{W}]\). If \(\langle a, b \rangle \in \text{ctrl}\), then by definition, we have \(\langle a, d \rangle \in \text{ctrl}\), and so \(\langle a, d \rangle \in \text{ppo}\). If \(\langle a, b \rangle \in \text{addr}; [\mathcal{W}]\), then by definition, we have \(\langle a, d \rangle \in \text{cc}\), and so \(\langle a, d \rangle \in \text{ppo}\). Otherwise, \(\langle a, b \rangle \in \text{addr} \cup \text{data} \subseteq \text{ii}\). By Prop. F.2, we also have \(\langle b, c \rangle \in \text{ii}\). Hence, \(\langle a, c \rangle \in \text{ii}\), and so \(\langle a, c \rangle \in \text{ppo}\). It follows that \(\langle a, d \rangle \in \text{ppo}\).

Proposition F.4. \((\text{deps} \cup \text{addr}; [\mathcal{R}]\cup \text{sb}; [\mathcal{W}] \subseteq \text{ppo}\).

Proof. Let \(a, b, c \in \mathcal{E}\) such that \(\langle a, b \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{R}]\) and \(\langle b, c \rangle \in \text{sb}; [\mathcal{W}]\). If \(\langle a, b \rangle \in \text{ctrl}\), then by definition, we have \(\langle a, c \rangle \in \text{ctrl}\), and so \(\langle a, c \rangle \in \text{ppo}\). Otherwise, \(\langle a, b \rangle \in \text{addr}; [\mathcal{W}]\). In this case, we have \(\langle a, c \rangle \in \text{addr}; [\mathcal{W}]\), and so \(\langle a, c \rangle \in \text{ppo}\).

Proposition F.5. Let \(R = (\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}]\). Then, \((\text{deps} \cup \text{addr} \cup \text{sb}); R^+\); [\mathcal{W}] \subseteq \text{ppo}\).

Proof. We prove by induction that for every \(n \geq 0\), \((\text{deps} \cup \text{addr} \cup \text{sb}); R^n\); [\mathcal{W}] \subseteq \text{ppo}\). For \(n = 0\), we have \((\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}] \subseteq \text{ppo}\) by definition. Let \(n \geq 1\) and suppose that \((\text{deps} \cup \text{addr} \cup \text{sb}); R^k\); [\mathcal{W}] \subseteq \text{ppo}\) for every \(k < n\). Let \(\langle a, b \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); R^n\); [\mathcal{W}]\). Let \(c \in \mathcal{E}\) such that \(\langle a, c \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}]\), and \(\langle c, b \rangle \in R^n\). If \(c \in \mathcal{R}\), then we are done using Prop. F.4. Otherwise, \(c \in \mathcal{W}\), and \(\langle c, b \rangle \in \text{psbloc}; R^{n-1}\). Let \(d\) be the \(\text{sb}\)-maximal event satisfying \(\langle c, d \rangle \in \text{psbloc}\) and \(\langle d, b \rangle \in R^k\) for some \(k \leq n - 1\). The maximality of \(d\) ensures that \(\langle d, b \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); R^{k+1}\). By the induction hypothesis, we have \(\langle d, b \rangle \in \text{ppo}\). Hence, we have \(\langle a, b \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}]\): \(\text{psbloc} \cup \text{ppo}; [\mathcal{W}]\), and the claim follows by Prop. F.3.

Proposition F.6. Let \(R = (\text{deps} \cup \text{addr} \cup \text{sb}); [\mathcal{W}]\). Then, \(\text{rfe}; R^+; [\mathcal{W}] \subseteq \text{rfe}; \text{ppo}\).

Proof. Let \(\langle a, c \rangle \in \text{rfe}; R^+; [\mathcal{W}]\). Let \(b\) be the \(\text{sb}\)-maximal event satisfying \(\langle a, b \rangle \in \text{rfe}\) and \(\langle b, c \rangle \in R^+\). If \(\langle b, c \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); R^+\), then we are done by Prop. F.5. Otherwise, let \(d\) be the \(\text{sb}\)-maximal element such that \(\langle b, d \rangle \in \text{psbloc}\) and \(\langle d, c \rangle \in R^+\). Then, \(d \in \mathcal{R}\), and since \(c \in \mathcal{W}\), we have \(\langle d, c \rangle \in R^+\). The maximality of \(d\) and \(\text{SC-PER-LOC}\) ensure that \(\langle b, d \rangle \in \text{rdw}\), and so \(\langle b, d \rangle \in \text{ppo}\). The maximality of \(d\) ensures that \(\langle d, c \rangle \in (\text{deps} \cup \text{addr} \cup \text{sb}); R^+\). By Prop. F.5, we have \(\langle d, c \rangle \in \text{ppo}\), and so \(\langle a, c \rangle \in \text{rfe}; \text{ppo}\).

Proposition F.7. \(\text{ppo}; \text{rbi} \subseteq \text{ppo} \cup \text{mo}; \text{ppo}; \text{mo} \cup \text{rbi}\).

Proof. For any \(n \geq 0\), let \(\text{ppo}_n\) denote \(\text{ppo}\) edges that are formed by at most \(n\) basic \(\text{ppo}\) edges (\(i_{i_0}, i_{c_0}, c_{i_0}, \text{ and } c_{c_0}\)). Then, \(\text{ppo}^0 = \bigcup_{n \geq 0} \text{ppo}_n\). The proof proceeds by induction on \(n\). For \(n = 0\), the claim obviously holds. Suppose now that it holds for \(n - 1\), and let \(\langle a, b \rangle \in \text{ppo}_n\) and \(\langle b, c \rangle \in \text{rbi}\). Then, \(b\) must be a read event, and so there exists \(a'\) such that \(\langle a', a' \rangle \in \text{ppo}_{n-1}\) and \(\langle a', b \rangle \in i_{i_0} \cup c_{i_0}\). This leads to five cases:

- \(\langle a', b \rangle \in \text{addr}\). In this case we have \(\langle a', c \rangle \in c_{c_0}\), and so \(\langle a, c \rangle \in \text{ppo}\).
- \(\langle a', b \rangle \in \text{rdw}\). In this case we have \(\langle a', c \rangle \in \text{rbi}\), and the claim follows by the induction hypothesis.
- \(\langle a', b \rangle \in \text{rfe}\). In this case we have \(\langle a', c \rangle \in \text{mo}\), and so \(\langle a, c \rangle \in \text{ppo}\; : \text{mo}\).
- \(\langle a', b \rangle \in \text{ctrl}_{\text{sync}}\). In this case we have \(\langle a', c \rangle \in c_{i_0}\), and so \(\langle a, c \rangle \in \text{ppo}\).
- \(\langle a', b \rangle \in \text{detour}\). In this case we have \(\langle a', c \rangle \in \text{mo}\), and so \(\langle a, c \rangle \in \text{ppo}\; : \text{mo}\).
F.2 Additional Properties

Proposition F.8. \(\text{rmw} \cap (\text{rb; mo}) = \emptyset\).

**Proof.** \textsc{Power-Atomicity} condition ensures that \(\text{rmw} \cap (\text{rbe; moe}) = \emptyset\). In addition, in every execution we have \(\text{rmw} \subseteq \text{sb; rbe; sb} \not\subseteq \text{sb; moe} \not\subseteq \text{sb; sb} \not\subseteq \text{rmw}\). It follows that \(\text{rmw} \cap (\text{rb; mo}) = \emptyset\). \(\square\)

Proposition F.9. Let \(R \in \{\text{sync, fence}\}\). Then, \(R; \text{hb}^*; \text{rbi} \subseteq R; \text{hb}^*; \text{mo}^2\).

**Proof.** We prove by induction on \(n\) for that for every \(n \geq 0\), we have \(R; \text{hb}^n; \text{rbi} \subseteq R; \text{hb}^n; \text{mo}^2\). For \(n = 0\), the claim follows since \(R; \text{rbi} \subseteq R\). Now, suppose it holds for \(n - 1\), and let \(a, b, c, d\) such that \(\langle a, b \rangle \in R; \text{hb}^{n-1}\), \(\langle b, c \rangle \in \text{hb}\), and \(\langle c, d \rangle \in \text{rbi}\). If \(\langle b, c \rangle \in \text{rfe}\), then we have \(\langle b, d \rangle \in \text{mo}\), and so \(\langle a, d \rangle \in R; \text{hb}^n; \text{mo}\). If \(\langle b, c \rangle \in \text{fence}\), then we have \(\langle b, d \rangle \in \text{fence}\), and so \(\langle a, d \rangle \in R; \text{hb}^n\). Otherwise, we have \(\langle b, c \rangle \in \text{ppo}\), and the claim follows using Prop. F.7 and the induction hypothesis. \(\square\)

Proposition F.10. fence is transitive.

**Proof.** Immediately follows from the definition of fence. \(\square\)

Proposition F.11. fence; \(\text{hb}^* \subseteq \text{sb} \cup \text{fence}; [\text{w}]; \text{hb}^*\).

**Proof.** Let \(a, b, c \in E\) such that \(\langle a, b \rangle \in \text{fence}\) and \(\langle b, c \rangle \in \text{hb}^*\). If \(\langle b, c \rangle \in \text{sb}\), then the claim follows since fence \(\subseteq \text{sb}\). Suppose otherwise. Then, there exists \(d, e \in \text{rfe}\) such that \(\langle b, d \rangle \in \text{hb}^* \cap \text{sb}^2\) and \(\langle e, c \rangle \in \text{hb}^*\). It follows that \(\langle a, d \rangle \in \text{fence}\), and so \(\langle a, c \rangle \in \text{fence}; [\text{w}]; \text{hb}^*\). \(\square\)

Proposition F.12. \([\text{w}]; \text{sb}; (\text{fence}; \text{hb}^*)^2; \text{sync} \subseteq (\text{fence}; \text{hb}^*)^2; \text{sync}\).\]

**Proof.** Immediately follows from the definition of sync and Prop. F.11. \(\square\)

Proposition F.13. \(\text{ecoi}; (\text{fence}; \text{hb}^*)^2; \text{sync}; \text{hb}^*\) is acyclic.

**Proof.** By definition, we have \(\text{ecoi}^2 = (\text{mo} \cup \text{rbe})^2 \cup \text{rfi}^2 \cup \text{rbi}; \text{rfi}^2 \cup \text{rbi}; \text{rfe}\). Thus, it suffices to show that the union of the following relations is acyclic:

1. \(A = ((\text{mo} \cup \text{rbe})^2 \cup \text{rfi}^2 \cup \text{rbi}; \text{rfi}^2); (\text{fence}; \text{hb}^*)^2; \text{sync}; \text{hb}^*\)
2. \(B = \text{rbi}; \text{rfe}; (\text{fence}; \text{hb}^*)^2; \text{sync}; \text{hb}^*\)

By Prop. F.9, \(A; B \subseteq A; A\) and \(B; B \subseteq B; A\). Hence, it suffices to show that \(A\) is acyclic and \(B\) is reflexive. Acyclicity of \(A\) follows from Power’s Propagation condition, since we have \(A \subseteq \text{mo}^2; \text{prop}_2\) (using Prop. F.12). Irreflexivity of \(B\) also follows from Propagation, using Prop. F.9. \(\square\)

Proposition F.14. Let \(S = \text{sb}^2; [F]; \text{sb}; \text{rfe}; \text{hb}^*; (\text{sb}; [F] \cup \text{ecoi})^2\. Then, \(S\) is a strict partial order.

Proposition F.15. \(\text{eco}; (\text{sb} \cup \text{fence}; \text{hb}^*)\) is irreducible.

**Proof.** \(\text{eco}; \text{sb}\) is irreducible using \textsc{sc-per-loc}. By Prop. F.11, it suffices to show that \(\text{eco}; \text{fence}; [\text{w}]; \text{hb}^*\) is irreducible. Suppose otherwise, and let \(a, b \in E\) such that \(\langle a, b \rangle \in \text{eco}\) and \(\langle b, a \rangle \in \text{fence}; [\text{w}]; \text{hb}^*\). First, if \(\langle a, b \rangle \in \text{sb}\), then we have \(\langle a, a \rangle \in \text{fence}; \text{hb}^* \subseteq \text{hb}^+\), which contradicts Power-No-Thin-Air. Suppose otherwise, and consider the possible cases:

1. \(\langle a, b \rangle \in \text{rfe}\). In this case we obtain \(\langle a, a \rangle \in \text{hb}^+\), which contradicts Power-No-Thin-Air.
2. \(\langle a, b \rangle \in \text{mo}; \text{rfi}^2\. Let \(c \in E\) such that \(\langle a, c \rangle \in \text{mo}\) and \(\langle c, b \rangle \in \text{rfi}^2\). Then, we have \(\langle c, a \rangle \in \text{prop}_1\), and we obtain that \(\text{mo}; \text{prop}_1\) is not irreducible, which contradicts Propagation.
3. \(\langle a, b \rangle \in \text{rbe}; \text{rfi}^2\. Let \(c \in \text{w}\) such that \(\langle a, c \rangle \in \text{rbe}\) and \(\langle c, b \rangle \in \text{rfi}^2\). Let \(d \in \text{w}\) such that \(\langle b, d \rangle \in \text{fence}\) and \(\langle d, a \rangle \in \text{hb}^*\). Then, we have \(\langle c, d \rangle \in \text{prop}_1\), and obtain a violation of Observation.
4. \(\langle a, b \rangle \in \text{rbi}; \text{rfe}\). Let \(c \in \text{w}\) such that \(\langle a, c \rangle \in \text{rbi}\) and \(\langle c, b \rangle \in \text{rfe}\). By Prop. F.9, we have \(\langle b, c \rangle \in \text{fence}; \text{hb}^*; \text{mo}^2\). Let \(d \in E\) such that \(\langle b, d \rangle \in \text{fence}; \text{hb}^*\) and \(\langle d, c \rangle \in \text{mo}^2\). Then, we have \(\langle c, d \rangle \in \text{prop}_1\), and we obtain that \(\text{mo}^2; \text{prop}_1\) is not irreducible, which contradicts Propagation. \(\square\)
F.3 Removing Redundant Fences

**Lemma F.1.** Let G be a Power execution, and let \( \langle a, b \rangle \in [\text{psync}]; \text{sb}]_{\text{imm}}; [\text{Flusync}] \). Let \( G' \) be the execution obtained from G by removing b (\( G' = G|_{G \setminus \{b\}} \)). If \( G' \) is Power-consistent, then so is G.

**Proof.** Since b’s immediate \( \text{sb} \)-predecessor is a full fence, we have \( G'.fence = G.fence \). Then, it is easy to see that for every relation \( c \) mentioned in Def. 6, we have \( G'.c = G.c \), and so if \( G' \) is Power-consistent, then so is G. \( \square \)

**Lemma F.2.** Let G be a Power execution, and let \( \langle a, b \rangle \in [\text{R}]; (\text{sb}]_{\text{imm}} \cap \text{ctrl}_{\text{sync}}) ; [\text{F}] \). Let \( G' \) be the execution obtained from G by removing the \( \text{ctrl}_{\text{sync}} \) dependency edges from a onwards (\( G'.\text{ctrl}_{\text{sync}} = G.\text{ctrl}_{\text{sync}} \setminus \{(a) \times E\} \)). If \( G' \) is Power-consistent, then so is G.

**Proof.** Since a’s immediate \( \text{sb} \)-successor is a fence, we have \( \langle a, c \rangle \in G.fence \) for every \( c \in \text{RW} \) such that \( \langle a, c \rangle \in \text{sb} \). Now, by omitting \( \text{ctrl}_{\text{sync}} \) dependency edges from a onwards, we may remove \( \text{ppo} \) edges from a, but whenever \( \text{ppo} \) is used to form an \( \text{hb} \) edge, it can be replaced by a fence edge. Consequently, for every relation \( c \) mentioned in Def. 6, we have \( G'.c = G.c \), and so if \( G' \) is Power-consistent, then so is G. \( \square \)

G. Power-before Relation

In this section, we define a relation that we call Power-before (pb), and show that if pb is acyclic in some execution G of a program P, then either G is RC11-consistent, or P has undefined behavior under RC11. This relation is the key for showing that NO-THIN-AIR holds when proving compilation correctness. (Thus, if one is only interested in weakRC11-consistency, this section can be completely ignored.)

In what follows we assume an execution G.

\( \text{pb} \) is given by:

\[
\begin{align*}
\text{psbloc} & \triangleq [E \setminus E_0]; \text{sb}]_{\text{loc}}[\text{R}] \setminus \text{sb}]_{\text{loc}}[\text{W}]; \text{sb} & \quad \text{(preserved sb-loc)} \\
\text{pbi} & \triangleq \text{deps} \cup \text{addr}; \text{sb} \cup [R_{=\text{rlx}} \cup W_{=\text{rel}} \cup F]; \text{sb} \cup \text{psbloc} \cup \text{sb}; [E_{=\text{rel}}] & \quad \text{(internal Power-before)} \\
\text{pb} & \triangleq \text{pbi} \cup \text{rfe} & \quad \text{(Power-before)}
\end{align*}
\]

Clearly, \( \text{pb} \subseteq \text{sb} \cup \text{rf} \), and so \( \text{pb} \) is acyclic in every RC11-consistent execution.

**Proposition G.1.** If G is weakRC11-consistent, then \( \text{rf} \subseteq \text{pb} \).

**Proof.** COHERENCE guarantees that \( \text{rfi} \subseteq \text{psbloc} \subseteq \text{pbi} \), and by definition we have \( \text{rfe} \subseteq \text{pb} \). \( \square \)

**Proposition G.2.** For every weakRC11-consistent execution G, \( \text{hb} \subseteq \text{sb} \cup \text{pb}\text{+} \).

**Proof.** It suffices to show that \( \text{sb} \cup \text{swe}; \text{sb} \subseteq \text{pb}\text{+} \). By definition, we have

\[
\text{sb} \cup \text{swe}; \text{sb} \subseteq \text{sb} \cup \text{rf}; [\text{rfe} \cup \text{rmw}]; [E_{=\text{rel}}]; \text{sb}; [R_{=\text{rlx}}]; \text{sb}.
\]

The claim follows because we have:

- \( \text{sb} \cup \text{swe}; \text{sb} \subseteq \text{pbi}\text{*} \)
- \( \text{rf} \subseteq \text{pb} \) and \( \text{rmw} \subseteq \text{deps} \subseteq \text{pbi} \).
- \( [R_{=\text{rlx}}]; \text{sb} \subseteq \text{pbi}\text{+} \).

**Proposition G.3.** If \( \text{pb} \) is acyclic, but \( \text{sb} \cup \text{rf} \) is cyclic, then \( \text{rfe}; [R_{\text{na}}] \setminus \text{hb}; \text{sb} \neq \emptyset \).

**Proof.** A cycle in \( \text{sb} \cup \text{rf} \) implies a cycle in \( \text{rfe}; \text{sb} \). Since \( \text{rfe}; [R_{=\text{rlx}}]; \text{sb} \) and \( \text{rfe} \cap \text{hb}; \text{sb} \) are contained in \( \text{pb}\text{+} \) (using Prop. G.2 for the latter), there must exist an edge \( \langle a, b \rangle \in \text{rfe}; \text{sb} \) that is neither in \( \text{rfe}; [R_{=\text{rlx}}]; \text{sb} \) nor in \( \text{rfe} \cap \text{hb}; \text{sb} \). Then, we have \( \langle a, b \rangle \in \text{rfe}; [R_{\text{na}}] \setminus \text{hb}; \text{sb} \). \( \square \)

**Lemma G.1.** Suppose that G is a weakRC11-consistent execution of a program P, and that \( \text{pb} \) is acyclic, but G is not RC11-consistent. Then, P has undefined behavior under RC11.
Proof. Since $G$ is weakRC11-consistent but not RC11-consistent, we have that $sb \cup rf$ is cyclic. By Prop. G.3, \[ rf; [\mathbb{R}^*] \not\subseteq hb. \] We show that this implies that $P$ has undefined behavior under RC11.

Let $a_1, \ldots, a_n$ be an enumeration of $\mathbb{E}$ that respects $pb$ (that is, $i < j$ whenever $(a_i, a_j) \in pb^+).$ For every $1 \leq i \leq n,$ let $E_i = \{a_1, \ldots, a_i\}.$ Let $k$ be the minimal index such that $[E_k]; rf; [\mathbb{R}^*]; [E_k] \not\subseteq hb.$ Then, we have $(a_i, a_k) \in rf; [\mathbb{R}^*] \setminus hb$ for some $j < k.$ Let $B = \dom(sb^+; [E_k])$ and $H = B \setminus E_k.$

**Claim 1:** $h \in \mathbb{R}^n \cup \mathbb{W}^{\mathbb{R}^{\mathbb{R}^*}}$ for every $h \in H.$

**Proof:** Otherwise, since $[\mathbb{R}^{\mathbb{R}^*}] \cup [\mathbb{F}]; sb \subseteq pb,$ we would obtain $(h, a) \in pb$ for some $a \in E_k.$ This contradicts the fact that $h \notin E_k.$

**Claim 2:** $(h, b) \notin sb^+$ for every $h \in H$ and $b \in B.$

**Proof:** Suppose otherwise. Let $a \in E_k$ such that $(h, a) \in sb^+.$ It follows that $(h, a) \in sb^+; \mathbb{E}^{\mathbb{R}^{\mathbb{R}^*}}; sb^+,$ and so $(h, a) \in pb^+.$ Hence, $h \in E_k$ as well, which contradicts our assumption.

**Claim 3:** $(h, b) \notin deps^+; ctrl$ for every $h \in H$ and $b \in B.$

**Proof:** Suppose otherwise. Let $a \in E_k$ such that $(h, a) \in sb^+.$ Since $ctrl; sb^+ \subseteq ctrl,$ it follows that $(h, a) \in deps^+,$ and so $(h, a) \in pb^+.$ This contradicts the fact that $h \not\in E_k.$

**Claim 4:** $(h, b) \notin deps^+; addr$ for every $h \in H$ and $b \in B.$

**Proof:** Suppose otherwise. Let $a \in E_k$ such that $(h, a) \in sb^+.$ Then, $(h, a) \in deps^+; addr; sb^+ \subseteq pb^+.$ This contradicts the fact that $h \not\in E_k.$

Let $h_1, \ldots, h_m$ be an enumeration of $H$ that respects $sb,$ and let $H_i = \{h_1, \ldots, h_i\}$ for every $0 \leq i \leq m.$

**Claim 5:** For every $1 \leq i \leq m,$ $h_i \notin dom(deps^+; [E_k \cup H_{i-1}]).$

**Proof:** Suppose otherwise, and let $a \in E_k \cup H_{i-1}$ such that $(h_i, a) \in deps^+.$ Then, $(h_i, a) \in pb^+.$ If $a \in E_k,$ then $h_i \in E_k$ as well, which contradicts our assumption. Hence, we have $a \in H_{i-1}.$ This contradicts the fact that the $h_i$’s enumeration respects $sb.$

**Claim 6:** Let $1 \leq i \leq m,$ and let $x = \text{loc}(h_i).$ Let $a \in (E_k \cup H_{i-1}) \cap R_x$ and suppose that $(h_i, a) \in sb.$ Then, $(h_i, a) \in sb \setminus (E_k \cup H_{i-1}) \cap \mathbb{W}_x; sb.$

**Proof:** Suppose otherwise. Let $i \leq j \leq m$ be the maximal index satisfying $h_j \in E_x,$ $(h_i, h_j) \in sb^+$ and $(h_j, a) \in sb.$ Then, $(h_j, a) \in psbloc,$ and so $(h_j, a) \in pb.$ If $a \in E_k,$ then $h_j \in E_k$ as well, which contradicts our assumption. Hence, we have $a \in H_{i-1}.$ This contradicts the fact that the $h_i$’s enumeration respects $sb.$

For every $1 \leq i \leq n,$ let and $G_i = G_{E_i}.$ Since $G.rf \subseteq G.pb$ (Prop. G.1), all the $G_i$’s are weakRC11-consistent. Additionally, $G_i.pb$ is acyclic for every $1 \leq i \leq n.$

We inductively construct a sequences of labeling functions $lab_0, \ldots, lab_m : B \rightarrow \text{Label}$ and executions $G_0, \ldots, G_m,$ such that the following hold:

1. For every $0 \leq i \leq m,$ $G_i.E = E_k \cup H_i.$
2. For every $0 \leq i \leq m,$ $G_i.lab = lab_i|G_i.E.$
3. For every $0 \leq i \leq m,$ $G_i$ is RC$_{na}$-consistent.
4. For every $0 \leq i \leq m,$ $(a_j, a_k), (a_k, a_j) \notin G_i.hb.$
5. For every $0 \leq i \leq m,$ $lab_i(G_i|_B)$ is an execution of $P.$
6. For every $0 \leq i \leq m,$ $G_i.rmw^{-1}; G_i.rf^{-1}; G_i.rf; G_i.rmw \subseteq [G_i.E].$

Finally, we would obtain that $G'_m$ is a racy RC$_{na}$-consistent execution with $G'_m.E = B,$ and $lab_m(G'_i|_B) = G_m.lab(G'_i|_B)$ is an execution of $P.$ Hence, $G_m$ is an execution of $P,$ and by Lemma D.1, $G'_m$ is RC11-consistent or $P$ has undefined behavior under RC11. Since $G'_m$ is racy, in any case we would obtain that $P$ has undefined behavior under RC11.

First, we define $lab_0$ and $G'_0.$ The minimality of $k$ and Prop. G.3 ensure that $G_{k-1}$ is RC11-consistent. Hence, Lemma D.4 ensures that there exists some event $b \in E_k$ such that the execution $G'_k$ given by $G'_k.c = G_k.c$ for every $c \in \{E, sb, rmw, data, addr, ctrl, mo\}, G'_k.lab = G_k.lab|a_k \rightarrow \mathbb{R}^n(G_k.loc(a_k), G_k.val_w(b)),$
and \(G'.rf = G_k.rf \cup \{b, a_k\}\) is RC\(_{na}\)-consistent. In addition, \(a_k \notin \text{dom}(G'_B.deps)\) (since it is \(G.pB\) maximal in \(G_B\)). By Assumption B.1, there exists a reevaluation \(lab\) of \(G.1.lab\) such that \(lab(G_B)\) is an execution of \(P, lab(G_B).val_a(a_k) = G.val_a(b),\) and \(lab(c) = G_B.1.lab(c)\) for every \(c \in B \setminus \{a_k\}\). We take \(lab_0 = lab\) and \(G'_0 = G'\). It is straightforward to see that \(lab\) and \(G'\) satisfy the six conditions above. In particular, \(G'_B.rmw^{-1}; G'.rf; G_B.rmw \subseteq [G.E]\) follows from the fact that \(G\) satisfies \textit{ATOMICITY}. Additionally, by Prop. C.4, \(G'.hb = G_k.hb\), and so, we have \((a_j, a_k), (a_k, a_j) \notin G'.hb\).

Next, let \(1 \leq i \leq m,\) and suppose that \(lab_{i-1}\) and \(G'_{i-1}\) are defined. We construct \(lab_i\) and \(G'_i\). By Claim 1 above, we have \(h_i \in G.R^{na} \cup G.W^{ril}\). Let \(G'_1\) be the execution obtained from \(G'_{i-1}\) by adding the event \(h_i,\) labeled with \(lab_{i-1}(h_i)\), and the sb, rmw, and dependency edges from/to \(h_i\) as in \(G_B\). By Claim 2 above, we also have \(h_i \notin \text{dom}(G'_i.sbl; [G'_i.E^{ril}])\). Let \(x = G.\text{loc}(h_i)\), and consider the two cases:

\(h_i \in G.R^{na}\): Since \(G'_{i-1}\) is RC\(_{na}\)-consistent, Lemma D.4 ensures that there exists some event \(b \in E_k \cup H_{i-1}\) such that the execution \(G'\) given by \(G'.E = E_k \cup H_i, G'_i.lab = G'_{i-1}.lab \cup \{h_i \mapsto R^{na}(x, G'_i.val_a(b))\}\) is \(RC\(_{na}\)-consistent, and \(G'_i.rf = G'_i.rf \cup \{b, a_k\}\) is \(RC\(_{na}\)-consistent. In addition, by Claims 3 and 4 above, we have \(h_i \notin \text{dom}(G_B.deps^+; [G_B.ctrl \cup G_B.addr])\).

By Assumption B.1, there exists a reevaluation \(lab_{i-1}\) such that \(lab(G_B)\) is an execution of \(P, lab(G_B).val_a(h_i) = G.val_a(b),\) and \(lab(c) = lab_{i-1}(c)\) for every \(c \in \{sb, rmw, data, addr, ctrl, mo\}\). We take \(lab_i = lab\) and \(G'_i = G'\). Again, it is straightforward to see that \(lab\) and \(G'\) satisfy the required conditions. In particular, \(G'_i.lab = lab_{i-1}\) follows from the fact that \(G'_{i-1}.lab = lab_{i-1}|E_k \cup H_{i-1}\), and Claim 5 above. In addition, by Prop. C.5, we have \([G'_{i-1}.E]; G'_i.hb; [G'_{i-1}.E] = G'_{i-1}.hb\), and so, we have \((a_j, a_k), (a_k, a_j) \notin G'.hb\).

\(h_i \in G.W^{ril}\): By Claim 6 above, we have that for every \(b \in G'_i.E, (h_i, b) \in G'_i.sb; [G'_i.R_x]\) then \((a, b) \in G'_i.sb; [G'_i.w_x; G'_i.sb].\) Thus, since \(G'_{i-1}\) is RC\(_{na}\)-consistent, and \(G.rmw^{-1}; G'_{i-1}.rf^{-1}; G'_i.rf; G.rmw \subseteq [G.E]\), Lemmas D.2 and D.3 ensure that there exists \(T \subseteq G'_i.w_x \times G'_i.w_x\) such that the execution \(G'\) given by \(G'.E = E_k \cup H_i, G'_i.lab = lab_{i-1}|G'_i.E, G'_i.rf = G'_{i-1}.rf, G'_i.val_a(b) = G.val_a(b),\) and \(G'.mo = G'_{i-1}.mo \cup T\) is RC\(_{na}\)-consistent. We take \(lab_i = lab_{i-1}\) and \(G'_i = G'\). It is straightforward to see that \(lab_{i-1}\) and \(G'\) satisfy the required conditions. In particular, Prop. C.3 guarantees that \((a_j, a_k), (a_k, a_j) \notin G'.hb\). □

H. Proof of Compilation Correctness

In this section we prove the correctness of compilation from RC11 to Power. Lemma E.3 allows us to assume that there are no SC-accesses in the source execution. In addition, the next lemma allows us to assume that there are no release writes:

**Lemma H.1.** Let \(G_{\text{tgt}}\) be an RC11-consistent execution. Let \(\langle f, w \rangle \in \mathcal{F}^{ril}; G_{\text{tgt}.sb}|_{\text{imm}}; \text{rmw}^2\). Suppose that \(G_{\text{tgt}.lab}(w) = W^{ril}(x, v)\). Let \(G_{\text{src}}\) be the execution satisfying:

- \(G_{\text{src}.E} = G_{\text{tgt}.E} \setminus \{f\}\).
- \(G_{\text{src}.lab} = G_{\text{tgt}.lab}|_{G_{\text{src}.E}[w \mapsto W^{ril}(x, v)]}\).
- \(G_{\text{src}.sb} = [G_{\text{src}.E}]G_{\text{tgt}.sb; [G_{\text{src}.E}]\).
- \(G_{\text{src}.rf} = G_{\text{tgt}.rf}\).
- \(G_{\text{src}.mo} = G_{\text{tgt}.mo}\).

Then, \(G_{\text{src}}\) is RC11-consistent, and it is racy if \(G_{\text{tgt}}\) is racy.

**Lemma H.2.** Let \(G\) be an execution without SC accesses and release writes. Let \(G_p\) be a Power execution. Suppose that the following hold:

- \(G.p.lab\) is obtained from \(G.lab\) by removing the access mode (for accesses), replacing \(\text{F}^{\text{src}}\) by full fences, and replacing all other fence labels by lightweight fences.
- \(G.data = G.p.data, G.addr = G.p.addr, and G.ctrl \subseteq G.p.ctrl\).
- \(G.rmw; G.sb \subseteq G.p.ctrl\).
- \([G.R^{ril} \setminus G.At]; G.sb \subseteq G.p.ctrl\).
Then:

- 1. $G$ and $G_p$ have the same outcome.
- 2. If $G_p$ is Power-consistent, then $G$ is weakRC11-consistent and $G.pb$ is acyclic.

**Proof.** The first claim easily follows from our definitions. Suppose that $G_p$ is Power-consistent. Before proving the second claim, we present some properties relating $G$ and $G_p$. Let $S = G_p.sb^2; G_p.F; G_p.sb; G_p.rf; G_p.hb^*; (G_p.sb; [G_p.F ∪ G_p.ecoi])^2$. Then, the following hold:

1. $G.swe; G.sb^2 \subseteq S$ (follows from the definition of su)
2. $G.hb \subseteq G.p sb \cup S$ (follows from Item 1 using Prop. F.14)
3. $[G.Rw]; (G.sb \setminus G.rm); G.hb^2 \subseteq G.p sb \cup G.p.fence; G.p.hb^*; (G.p.sb; [G.p.F ∪ G.p.ecoi])^2$ (follows from Item 1 using Prop. F.14)
4. $[G.F^sc]; G.hb; [G.Rw] \subseteq [G.F^syn]; G.p sb; G.p.hb^*; G.p.ecoi^2; [G.p.Rw]$ (easily follows from Item 2)

In addition, in order to apply Prop. C.2 in the proof below, we note that:

- 1. $G.w; G.sb \subseteq G.mo$: Indeed, we have $[G.w]; G.sb \subseteq [G.w]$ and $G.mo = G.p.mo$, and the claim follows by Power’s SC-PER-LOC condition.
- 2. $G.rm \subseteq G.rb$: Indeed, we have $G.rm = G.p rm$ and $G.rb = G.p.rb$, and the claim follows by Power’s SC-PER-LOC and the fact that $G$ is complete.

Next, we show that $G$ is weakRC11-consistent. Clearly, it is complete (since $G.R = G.p.R$ and $G.rf = G.p.rf$).

**COHERENCE.** We show that $G.eco^2; G.hb$ is irreflexive. The irreflexivity of $G.hb$ follows from Prop. F.14.

Now, applying Prop. C.2, it suffices to show that $G.eco \cup G.eco; (G.sb \setminus G.rm)w; G.hb^2$ is irreflexive. First, $G.eco = G.p.eco$ is irreflexive because of SC-PER-LOC. Second, by Item 3 above, we have $G.eco; (G.sb \setminus G.rm); G.hb^2; [G.Rw] \subseteq G.p.eco; (G.p.sb ∪ G.p.fence; G.p.hb^*; G.p.ecoi^2)$. By Prop. F.15, the latter relation is irreflexive.

**ATOMICITY.** By Prop. F.8, we have $G.p rm \cap (G.p.rb; G.p.mo) = \emptyset$. Then, $G.rm \cap (G.rb; G.mo) = \emptyset$ immediately follows since $G.rm = G.p rm$, $G.rb = G.p.rb$, and $G.mo = G.p.mo$.

**SC.** We show that $G.psc$ is acyclic. Assuming no SC accesses, we have $G.psc = R_1 \cup R_2$ where $R_1 = [G.F^sc]; G.hb; G.eco; G.hb; [G.F^sc]$ and $R_2 = [G.F^sc]; G.hb; [G.F^sc]$. Since $R_2$ is irreflexive and $R_1 \subseteq R_1$, it suffices to prove the acyclicity of $R_1$. To this end, we show that $G.eco; G.hb; [G.F^sc]; G.hb; [G.Rw]$ is acyclic. Applying Prop. C.2, it suffices to show that $G.eco; (G.sb \setminus G.rm); G.hb^2; [G.F^sc]; G.hb; [G.Rw]$ is acyclic. Using Items 3 and 4 above (and applying several simple simplifications), it suffices to show that the following relation is acyclic:


Using the definition of sync, this relation is equal to:

$$G.p.eco; (G.p.fence; G.p.hb^*)^2; G.p.sync; G.p.hb^*; [G.p.Rw].$$

Its acyclicity then follows by Prop. F.13.

Next, we show that $G.pb$ is acyclic. Suppose otherwise. Then, there are $a_1, ..., a_n$ such that $\langle a_i, a_{i+1} \rangle \in G.rf; G.pbi^+$ for every $1 \leq i \leq n$ (where $a_{n+1} = a_1$). We show that $\langle a_i, a_{i+1} \rangle \in G.p.hb^*$ for every $1 \leq i \leq n$ (which contradicts POWER-NO-THIN-AIR). Let $1 \leq i \leq n$, and let $b \in E$ such that $\langle a_i, b \rangle \in G.rf; G.p.rf$ and $\langle b, a_{i+1} \rangle \in G.pbi^+$. If $\langle b, a_{i+1} \rangle \in G.p.fence$, then we are done since $G.p.rf; G.p.fence \subseteq G.p.hb$. Otherwise, it follows that $\langle b, a_{i+1} \rangle \in (G.deps \cup G.p.addr; G.p.sb \cup G.p.peblock)^+$. By Prop. F.6, we have $\langle a_i, a_{i+1} \rangle \in G.p.rf; G.p.ppo \subseteq G.hb^+$. □
Lemma H.3. Given a program P without SC accesses, every outcome of \(\{P\}\) under Power is an outcome of P under RC11.

Proof. Given a full Power-consistent Power execution \(G_p\) of \(\{P\}\), the compilation scheme (see Fig. 9) ensures that there exists some full execution \(G\) of \(P\) for which the properties of Lemma H.2 hold. Here we assumed that all RMW write attempts (stwcx) succeed in the first attempt. Indeed, otherwise, one could always remove the RMW reads (lwarx) that precede the failed stwcx attempts while preserving Power-consistency as well as the outcome of the execution. Now, Lemma H.2 ensures that \(G\) has the same outcome as \(G_p\), \(G\) is weakRC11-consistent, and \(G.p\) is acyclic. By Lemma G.1, either \(G.s\) or \(G.r\) is acyclic (and NO-THIN-AIR holds) or \(P\) has undefined behavior under RC11. In any case, we obtain that the outcome of \(G_p\) is an outcome of \(P\) under RC11.

I. Proofs for §7 (Correctness of Program Transformations)

In this appendix, we state (and outline the proofs of) the properties that ensure the soundness of the transformations discussed in §7. For this purpose, it is technically convenient to employ a different presentation of RMWs, that treat them as single events (like in C11). To this end, we consider RMW-executions, defined as the executions in §3, with the following exceptions:

- Labels in RMW-executions may also be \(RMW^t(x, v_r, v_w)\) where \(a \in \{rlx, acq, rel, acqrel, sc\}\). Both sets \(G.R\) and \(G.W\) include all events \(a\) with \(typ(a) = RMW\), while \(G.RMW\) denotes the set of all events \(a\) with \(typ(a) = RMW\).
- RMW-executions do not include an rmw component.

RC11-consistency for RMW-executions is also defined as for executions, with the following exceptions:

- \(G.rb \triangleq rf^{-1} ; mo \setminus \{E\}\.
- Instead of ATOMICITY we now require:
  \[ rf \cap (mo; mo) = \emptyset. \]  \hspace{1cm} (ATOMICITY-RMW)

The rest of the notions are defined for RMW-executions exactly as for executions above.

There exists a trivial one-to-one correspondence, denoted by ~, between executions according to §3 and RMW-executions (the latter are obtained by collapsing rmw edges to single RMW events).

Proposition I.1. Suppose that \(G \sim G_{RMW}^o\) for some execution \(G\) and RMW-execution \(G_{RMW}^o\). Then:

- \(G\) is RC11-consistent iff \(G_{RMW}^o\) is RC11-consistent.
- \(G\) is racy iff \(G_{RMW}^o\) is racy.

Using this correspondence, we may define and prove the correctness of transformations on RMW-executions.

Lemma I.1 (Strengthening). Let \(G_{tgt}\) be an RMW-execution, obtained from an RMW-execution \(G_{src}\) by strengthening some access/fence modes \((G_{src}.mod(a) \subseteq G_{tgt}.mod(a)\) for every \(a \in G_{src}.E)\). Then:

- If \(G_{tgt}\) is RC11-consistent, then so is \(G_{src}\).
- If \(G_{tgt}\) is racy, then so is \(G_{src}\).

Proof. Easily follows from our definitions, because both properties are monotone with respect to the mode ordering.

Lemma I.2 (Sequentialization). Let \(G_{tgt}\) be an RMW-execution, and let \(\langle a, b \rangle \in s\) \(\setminus sb; sb\). Let \(G_{src}\) be the RMW-execution obtained from \(G\) by removing the sb edge \(\langle a, b \rangle\). Then:

- If \(G_{tgt}\) is RC11-consistent, then so is \(G_{src}\).
- If \(G_{tgt}\) is racy, then so is \(G_{src}\).

Proof. Easily follows from our definitions, because both properties are monotone with respect to sb.

Next, to state the soundness of deordering transformations, we use the following definition of adjacency.
Then, \( G \) (Read-read merging) Lemma I.5 show that \( G \) had \( \langle \ G \not\in \{ \text{Notation I.1.} \)

Using Lemma G.1, one obtains the soundness of load-store deordering according to Table 1.

Proof. It is straightforward to verify that all components and derived relations in \( G_{\text{src}} \) are identical to those of \( G_{\text{tgt}} \) except for: \( G_{\text{src}}.\sb = G_{\text{tgt}}.\sb \cup \{ \langle a, b \rangle \} \) and \( G_{\text{src}}.\hb = G_{\text{tgt}}.\hb \cup \{ \langle a, b \rangle \} \). Then, the fact that \( G_{\text{src}} \) is RC11-consistent, easily follows from the fact that \( G_{\text{tgt}} \) is RC11-consistent. In particular, since \( a, b \) is not a load-store deorderable pair, assuming that \( G_{\text{tgt}} \) satisfies \textsc{no-thin-air}, we cannot have \( \langle b, a \rangle \in (G_{\text{src}}.\sb \cup G_{\text{src}}.\rf)^+ \), so the additional \( \sb \) edge \( \langle a, b \rangle \) cannot close an \( \sb \cup \rf \) cycle. Finally, since \( G_{\text{src}}.\rf = G_{\text{tgt}}.\rf \), we have that \( G_{\text{src}} \) is racy if \( G_{\text{tgt}} \) is racy.

Lemma I.4 (Load-store deordering). Let \( G_{\text{tgt}} \) be an \( \textsc{rmw} \)-execution, and let \( a, b \in G_{\text{tgt}}.E \) such that \( \langle a, b \rangle \) is \( G_{\text{tgt}}.\sb \)-adjacent. Let \( G_{\text{src}} \) be the \( \textsc{rmw} \)-execution obtained from \( G_{\text{src}} \) by adding an \( \sb \) edge \( \langle a, b \rangle \). Suppose that the labels of \( a \) and \( b \) form a deorderable pair according to Table 1, then:

- If \( G_{\text{tgt}} \) is RC11-consistent, then \( G_{\text{src}} \) is weakRC11-consistent and \( G_{\text{src}}.\sb \) is acyclic.
- If \( G_{\text{tgt}} \) is racy, then so is \( G_{\text{src}} \).

Proof. The proof is similar to the proof of Lemma I.3. The fact that \( G_{\text{src}} \) is weakRC11-consistent follows from the fact that \( G_{\text{tgt}} \) is RC11-consistent. In addition, since \( G_{\text{src}}.\sb = G_{\text{tgt}}.\sb \subseteq G_{\text{src}}.\sb \cup G_{\text{src}}.\rf \), assuming that \( G_{\text{tgt}} \) satisfies \textsc{no-thin-air}, we have that \( G_{\text{src}}.\sb \) is acyclic.

Using Lemma G.1, one obtains the soundness of load-store deordering according to Table 1.

Notation I.1. For a binary relation \( R \) on a set \( A \) and an element \( a \in A \), we denote by \( R^a \) the set \( \{ b \in A \mid \langle a, b \rangle \in R \} \), and by \( R^a \) the set \( \{ b \in A \mid \langle a, b \rangle \in R \} \).

Lemma I.5 (Read-read merging). Let \( G_{\text{tgt}} \) be an RC11-consistent \( \textsc{rmw} \)-execution. Let \( a \in R \setminus \text{RMW} \), and let \( a' \in E \) such that \( \langle a', a \rangle \in \rf \). Let \( b \not\in E \), and let \( G_{\text{src}} \) be the \( \textsc{rmw} \)-execution satisfying:

- \( G_{\text{src}}.E = G_{\text{tgt}}.E \cup \{ b \} \).
- \( G_{\text{src}}.\lab = G_{\text{tgt}}.\lab \cup \{ b \mapsto G_{\text{tgt}}.\lab(a) \} \).
- \( G_{\text{src}}.\sb = G_{\text{tgt}}.\sb \cup \{ \langle a, b \rangle \} \cup (G_{\text{src}}.\sb_a^+ \setminus \{ b \}) \cup (G_{\text{src}}.\sb_b^+ \setminus \{ b \}) \cup (\{ b \} \times G_{\text{tgt}}.\sb_a^+ \setminus \{ a \}) \).
- \( G_{\text{src}}.\rf = G_{\text{tgt}}.\rf \cup \{ (a', b) \} \).
- \( G_{\text{src}}.\mo = G_{\text{tgt}}.\mo \).

Then, \( G_{\text{src}} \) is RC11-consistent, and it is racy if \( G_{\text{tgt}} \) is racy.

Proof. By definition, \( G_{\text{src}} \) is complete, and \textsc{atomicity-rmw} holds (since \( G_{\text{src}}.\mo = G_{\text{tgt}}.\mo \) and \( b \not\in G_{\text{src}}.R \setminus G_{\text{src}}.\text{RMW} \)). It is also easy to see that we have:

- \( G_{\text{src}}.\eco = G_{\text{tgt}}.\eco \cup (G_{\text{src}}.\eco_a^+ \times \{ b \}) \cup (\{ b \} \times G_{\text{tgt}}.\eco_a^+) \).
- \( G_{\text{src}}.\hb = G_{\text{tgt}}.\hb \cup \{ (a, b) \} \cup (G_{\text{src}}.\hb_a^+ \times \{ b \}) \cup (\{ b \} \times G_{\text{tgt}}.\hb_a^+) \).

Hence, \( G_{\text{src}} \) satisfies \textsc{coherence}. To see that \textsc{no-thin-air} holds, note that if we had \( \langle b, a \rangle \in (G_{\text{src}}.\sb \cup G_{\text{src}}.\rf)^+ \), then we would have \( \langle a, a \rangle \in (G_{\text{tgt}}.\sb \cup G_{\text{tgt}}.\rf)^+ \); and, similarly, if we had \( \langle b, a' \rangle \in (G_{\text{src}}.\sb \cup G_{\text{src}}.\rf)^+ \), then we would have \( \langle a, a' \rangle \in (G_{\text{tgt}}.\sb \cup G_{\text{tgt}}.\rf)^+ \). It remains to show that \( G_{\text{src}}.\pnc \cup G_{\text{src}}.\pnc \) is acyclic. First, note that we have \( G_{\text{src}}.\pnc = G_{\text{tgt}}.\pnc \). Now, if \( G_{\text{tgt}}.\mo(a) \neq \text{sc} \), then we also have \( G_{\text{src}}.\pnc = G_{\text{tgt}}.\pnc \), and the claim follows since \( G_{\text{tgt}} \) satisfies \textsc{sc}. Otherwise, we have:
Then, this implies that a $G_{\text{src-psc}} \cup G_{\text{src-psc}}$ cycle would imply a $G_{\text{tgt-psc}} \cup G_{\text{tgt-psc}}$ cycle. Finally, if $\langle c, b \rangle \in G_{\text{src-race}}$, then we have $\langle c, a \rangle \in G_{\text{tgt-race}}$. □

Lemma I.6 (Write-write merging). Let $G_{\text{tgt}}$ be an RC11-consistent RMW-execution. Let $b \in \mathbb{W} \setminus \text{RMW}$, $a \notin E$, and $v \in \text{Val}$. Let $G_{\text{src}}$ be the RMW-execution satisfying:

- $G_{\text{src-E}} = G_{\text{tgt-E}} \cup \{a\}$.
- $G_{\text{src-lab}} = G_{\text{tgt-lab}} \cup \{ a \mapsto W_{\text{tgt-mod}}(b)(G_{\text{tgt}}.\text{loc}(b), v) \}$.
- $G_{\text{src-sb}} = G_{\text{tgt-sb}} \cup \{(a, b)\} \cup (G_{\text{tgt-sb}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-sb}})$.  
- $G_{\text{src-rf}} = G_{\text{tgt-rf}}$.
- $G_{\text{src-mo}} = G_{\text{tgt-mo}} \cup \{(a, b)\} \cup (G_{\text{tgt-mo}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-mo}})$.  

Then, $G_{\text{src}}$ is RC11-consistent, and it is racy if $G_{\text{tgt}}$ is racy.

Proof. By definition, $G_{\text{src}}$ is complete. To see that ATOMICITY-RMW holds, note that we have $G_{\text{src-mo}}; G_{\text{src-mo}}; \text{RMW} \subseteq G_{\text{tgt-mo}} \cup \{a\} \times G_{\text{src-E}}$, and that $a$ has no outgoing $\text{rf}$ edges. It is also easy to see that we have:

- $G_{\text{src-eco}} = G_{\text{tgt-eco}} \cup \{(a, b)\} \cup (G_{\text{tgt-eco}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-eco}})$.  
- $G_{\text{src-hb}} = G_{\text{tgt-hb}} \cup \{(a, b)\} \cup (G_{\text{tgt-hb}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-hb}})$.  

Hence, $G_{\text{src}}$ satisfies COHERENCE. To see that NO-THIN-AIR holds, note that if we had $\langle b, a \rangle \in (G_{\text{src-sb}} \cup G_{\text{src-rf}})^+$, then we would have $\langle b, a \rangle \in (G_{\text{tgt-sb}} \cup G_{\text{tgt-rf}})^+$. It remains to show that $G_{\text{src-psc}} \cup G_{\text{src-psc}}$ is acyclic. First, note that we have $G_{\text{src-psc}} = G_{\text{tgt-psc}}$. Now, if $G_{\text{tgt-mod}}(a) \neq \text{sc}$, then we also have $G_{\text{src-psc}} = G_{\text{tgt-psc}}$, and the claim follows since $G_{\text{tgt}}$ satisfies SC. Otherwise, we have:

- $G_{\text{src-psc}} \subseteq G_{\text{tgt-psc}} \cup \{(a, b)\} \cup (G_{\text{tgt-psc}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-psc}})$.  

This implies that a $G_{\text{src-psc}} \cup G_{\text{src-psc}}$ cycle would imply a $G_{\text{tgt-psc}} \cup G_{\text{tgt-psc}}$ cycle. Finally, if $\langle c, b \rangle \in G_{\text{src-race}}$, then we have $\langle c, a \rangle \in G_{\text{tgt-race}}$. □

Lemma I.7 (Write/RMW-read merging). Let $G_{\text{tgt}}$ be an RC11-consistent RMW-execution. Let $a \in \mathbb{W}$ and $b \notin E$. Let $\sigma \in \text{Ord}$, such that:

- If $\text{typ}(a) = \mathbb{W}$ and $o = \text{sc}$, then $\text{mod}(a) = \text{sc}$.
- If $\text{typ}(a) = \text{RMW}$, then $o \subseteq \text{mod}(a)$.

Let $G_{\text{src}}$ be the RMW-execution satisfying:

- $G_{\text{src-E}} = G_{\text{tgt-E}} \cup \{b\}$.  
- $G_{\text{src-lab}} = G_{\text{tgt-lab}} \cup \{ b \mapsto \mathbb{W}^o(G_{\text{tgt}}.\text{loc}(a), G_{\text{tgt}}.\text{val}_v(a)) \}$.  
- $G_{\text{src-sb}} = G_{\text{tgt-sb}} \cup \{(a, b)\} \cup (G_{\text{tgt-sb}} \times \{b\}) \cup (\{b\} \times G_{\text{tgt-sb}})$.  
- $G_{\text{src-rf}} = G_{\text{tgt-rf}} \cup \{(a, b)\}$.  
- $G_{\text{src-mo}} = G_{\text{tgt-mo}} \cup \{(a, b)\} \cup (G_{\text{tgt-mo}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-mo}})$.  

Then, $G_{\text{src}}$ is RC11-consistent, and it is racy if $G_{\text{tgt}}$ is racy.

Proof. Similar to the proof of Lemma I.5. □

Lemma I.8 (Write-RMW merging). Let $G_{\text{tgt}}$ be an RC11-consistent RMW-execution. Let $b \in \mathbb{W} \setminus \text{RMW}$, $a \notin E$, $v \in \text{Val}$, and $\sigma \in \text{Ord}$ such that $\alpha_{w} = \text{mod}(b)$. Let $G_{\text{src}}$ be the RMW-execution satisfying:

- $G_{\text{src-E}} = G_{\text{tgt-E}} \cup \{a\}$.  
- $G_{\text{src-lab}} = G_{\text{tgt-lab}} \cup \{ b \mapsto \text{RMW}^o(G_{\text{tgt}}.\text{loc}(b), v, G_{\text{tgt}}.\text{val}_v(b)) \} \cup \{ a \mapsto \mathbb{W}^o(G_{\text{tgt}}.\text{loc}(b), v) \}$.  
- $G_{\text{src-sb}} = G_{\text{tgt-sb}} \cup \{(a, b)\} \cup (G_{\text{tgt-sb}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-sb}})$.  
- $G_{\text{src-rf}} = G_{\text{tgt-rf}} \cup \{(a, b)\}$.  
- $G_{\text{src-mo}} = G_{\text{tgt-mo}} \cup \{(a, b)\} \cup (G_{\text{tgt-mo}} \times \{a\}) \cup (\{a\} \times G_{\text{tgt-mo}})$.  

Then, $G_{\text{src}}$ is RC11-consistent, and it is racy if $G_{\text{tgt}}$ is racy.
Proof. By definition, \( G_{src} \) is complete. To see that \textsc{Atomicity-RMW} holds, note that we have \( G_{src,mo}; G_{src,mo}; \text{RMW} \subseteq G_{tgt,mo}; G_{tgt,mo} \cup \{(a) \times X_{src}\} \cup (G_{src,E} \times \{b\}) \), and that \( a \) has only an \( \text{rf} \) edge to its immediate \( G_{src,mo} \)-successor \( b \). The rest of the properties are proved as in the proof of Lemma I.6. \( \Box \)

Lemma I.9 (RMW-RMW merging). Let \( G_{tgt} \) be an RC11-consistent \text{RMW}-execution. Let \( a \in E \) with \( \text{lab}(a) = \text{RMW}^{\omega}(x,v_r,v_w) \). Let \( b \not\in E \) and \( v \in \text{Val} \), and let \( G_{src} \) be the \text{RMW}-execution satisfying:

- \( G_{src,E} = G_{tgt,E} \cup \{b\} \).
- \( G_{src,lab} = G_{tgt,lab} \cup \{a \mapsto \text{RMW}^{\omega}(x,v_r,v) \} \cup \{b \mapsto \text{RMW}^{\omega}(x,v,v_w)\} \).
- \( G_{src,sb} = G_{tgt,sb} \cup \{(a,b)\} \cup (G_{tgt,sb} \times \{b\}) \cup (\{b\} \times G_{tgt,sb} \uparrow) \).
- \( G_{src,rf} = G_{tgt,rf} \cup \{(a,b)\} \).
- \( G_{src,mo} = G_{tgt,mo} \cup \{(a,b)\} \cup (G_{tgt,mo} \times \{b\}) \cup (\{b\} \times G_{tgt,mo} \uparrow) \).

Then, \( G_{src} \) is RC11-consistent, and it is racy if \( G_{tgt} \) is racy.

Lemma I.10 (Fence-fence merging). Let \( G_{tgt} \) be an RC11-consistent \text{RMW}-execution. Let \( a \in F, b \not\in E \), and let \( G_{src} \) be the \text{RMW}-execution satisfying:

- \( G_{src,E} = G_{tgt,E} \cup \{b\} \).
- \( G_{src,lab} = G_{tgt,lab} \cup \{b \mapsto G_{tgt,lab}(a)\} \).
- \( G_{src,sb} = G_{tgt,sb} \cup \{(a,b)\} \cup (G_{tgt,sb} \times \{b\}) \cup (\{b\} \times G_{tgt,sb} \uparrow) \).
- \( G_{src,rf} = G_{tgt,rf} \).
- \( G_{src,mo} = G_{tgt,mo} \).

Then, \( G_{src} \) is RC11-consistent, and it is racy if \( G_{tgt} \) is racy.

Proof. By definition, \( G_{src} \) is complete, and \textsc{Atomicity-RMW} holds since \( G_{src,rf} = G_{tgt,rf} \) and \( G_{src,mo} = G_{tgt,mo} \). It is also easy to see that we have \( G_{src,eco} = G_{tgt,eco} \) and:

- \( G_{src,hb} = G_{tgt,hb} \cup \{(a,b)\} \cup (G_{tgt,hb} \times \{b\}) \cup (\{b\} \times G_{tgt,hb} \uparrow) \).

Hence, \( G_{src} \) satisfies \textsc{Coherence}. To see that \textsc{No-Thin-Air} holds, note that if we had \( \langle a,b \rangle \in G_{src,sb} \cup G_{src,rf} \), then we would have \( \langle a,b \rangle \in G_{tgt,sb} \cup G_{tgt,rf} \). It remains to show that \( G_{src,psc} \) is acyclic. If \( G_{tgt,mod}(a) \neq sc \), then we have \( G_{src,psc_{base}} = G_{tgt,psc_{base}} \) and \( G_{src,psc_{f}} = G_{tgt,psc_{f}} \), and the claim follows since \( G_{tgt} \) satisfies \textsc{sc}. Otherwise, we have:

- \( G_{src,psc_{base}} = G_{tgt,psc_{base}} \cup (G_{tgt,psc_{base}} \uparrow) \cup (\{b\} \times G_{tgt,psc_{base}} \uparrow) \).
- \( G_{src,psc_{f}} = G_{tgt,psc_{f}} \cup \{(a,b)\} \cup (G_{tgt,psc_{f}} \uparrow) \cup (\{b\} \times G_{tgt,psc_{f}}) \).

This implies that a \( G_{src,psc_{base}} \cup G_{src,psc_{f}} \) cycle would imply a \( G_{tgt,psc_{base}} \cup G_{tgt,psc_{f}} \) cycle. Finally, \( G_{src,race} = G_{tgt,race} \), so \( G_{src} \) is racy if \( G_{tgt} \) is racy. \( \Box \)

Soundness of register promotion is proved in two steps. First, we show that if all accesses to some location are in one thread, then they can be safely weakened to non-atomic accesses. Second, we show that these non-atomic accesses can be safely removed (replaced by register assignments at the program level).

Lemma I.11 (Register promotion-a). Let \( G_{tgt} \) be an RC11-consistent \text{RMW}-execution. Suppose that all accesses to some location \( x \) are related by \( G_{tgt,sb} \). Let \( G_{src} \) be the \text{RMW}-execution obtained by strengthening the accesses mode of all accesses to \( x \) to \( sc \). Then, \( G_{src} \) is RC11-consistent, and it is racy if \( G_{tgt} \) is racy.

Proof. By definition, we have \( G_{src,c} = G_{tgt,c} \) for \( c \in \{sb,rf,mo,eco\} \). It is also easy to see that \( G_{src,hb} = G_{tgt,hb} \). Hence, \( G_{src} \) is complete, and \textsc{Atomicity,Coherence,No-Thin-Air} hold for \( G_{src} \) since they hold for \( G_{tgt} \). To see that \( G_{src,psc} \) is acyclic, it suffices to note that \( G_{src,psc} \subseteq G_{tgt,psc} \cup G_{tgt,sb} \) (acyclicity of \( G_{tgt,psc} \cup G_{tgt,sb} \) follows from the acyclicity of \( G_{tgt,psc} \) since \( psc: sb \subseteq psc \cup psc + \) in every execution). Finally, if \( \langle a,b \rangle \in G_{tgt,race} \) and \( na \in \{G_{tgt,mod}(a),G_{tgt,mod(b)}\} \), then the same holds in \( G_{src} \): we must have \( \text{loc}(a) \neq x \) if \( \langle a,b \rangle \not\in G_{tgt,hb} \cup (G_{tgt,hb})^{-1} \). \( \Box \)

Lemma I.12 (Register promotion-b). Let \( G_{tgt} \) be an RC11-consistent \text{RMW}-execution. Let \( x \in \text{Loc} \) and let \( X = \{b \in E \mid \text{loc}(b) = x\} \). Suppose that all accesses in \( X \) are related by \( G_{tgt,sb} \). Let \( \not\in E \), let \( G_{src} \) be an \text{RMW}-execution satisfying:

- \( G_{src,E} = G_{tgt,E} \cup \{a\} \).
Then, we call an execution $G$ we have $\{\text{max}_{G_{\text{src}}, \text{sb}} G_{\text{src}}, \text{sb}\}$.

For an execution $\langle i \rangle$ contains the set $E$.

Claim:

Proof: Clearly, we have $\langle a_k, a_j \rangle \notin (G_{k}, \text{sb} \cup G_{k}, \text{rf})^+$ (otherwise, $(a_j, b) \in (G_{\text{sb}} \cup G_{\text{rf}})^+$ for some $b \in B$).

Claim: $G_k$ is not SC-consistent.
Theorem 5. This contradicts the fact that $G$. 

Proof. Suppose otherwise, and let $b \in G.E$ such that $\langle b, a_k \rangle \in \text{rmw}$. Since $G_k$ is not SC-consistent, but $G_{k-1}$ is SC-consistent, it must be the case that $\langle a_k, c \rangle \in G.m_o$ and $\langle c, a_k \rangle \in (G.s_b \cup G.r_f \cup G.m_o \cup G.r_b)^+$ for some $c \in E_{k-1}$. Let $d \in E_{k-1}$ such that $\langle c, d \rangle \in (G.s_b \cup G.r_f \cup G.m_o \cup G.r_b)^+$ and $\langle d, a_k \rangle \in G.s_b \cup G.m_o \cup G.r_b$. Then, we also have $\langle c, d \rangle \in (G_{k-1}.s_b \cup G_{k-1}.r_f \cup G_{k-1}.m_o \cup G_{k-1}.r_b)^+$. If $\langle d, a_k \rangle \in G.m_o \cup G.r_b$, then we obtain $\langle d, c \rangle \in G.m_o \cup G.r_b$, and so $\langle d, c \rangle \in G_{k-1}.m_o \cup G_{k-1}.r_b$, which contradicts the fact that $G_{k-1}$ is SC-consistent. Otherwise, $\langle d, a_k \rangle \in G.s_b$. It follows that $\langle d, b \rangle \in G.s_b$. Now, COHERENCE ensures that $G.\text{rmw} \subseteq G.r_b$, and it follows that $\langle b, c \rangle \in G.r_b$. Hence, $\langle b, c \rangle \in G_{k-1}.r_b$, which again contradicts the fact that $G_{k-1}$ is SC-consistent.

Let $G_k'$ be the extension of $G_{k-1}$ with the event $a_k$ (with the same label as in $G_k$), the $s_b$ edges of $G_k$, and the mo edges $\{\langle a, a_k \rangle \mid a \in G_{k-1}.w_x\}$. It is easy to see that $G_k'$ is SC-consistent as well (in particular, it is important here that $a_k \notin G.\text{At}$). Except for $m_o$, it is identical to $G_k$, and so it is an execution of $P$ and $\langle a_j, a_k \rangle \in G_k'.\text{race}$. Since $\{G.m_o(a_j), G.m_o(a_k)\} \neq \{sc\}$, this contradicts our assumption.

• typ$(a_k) = R$: 

In this case, we must have typ$(a_j) = W$. Let 

\[ E = \{a \in G.E \mid \langle a, a_k \rangle \in (G.s_b \cup G_{k-1}.r_f)^+ \lor \langle a, a_j \rangle \in (G.s_b \cup G_{k-1}.r_f)^+\}. \]

Let $G'$ be the restriction of $G_k$ to the events in $E$. Since $G'|_{E \setminus \{a_k\}}$ is a prefix of $G_{k-1}$, it is SC-consistent. Let $c = \max_{G.m_o} G'.w_x$ and consider two cases.

• $c \neq a_j$: 

Let $G''$ be the execution obtained from $G'$ by (i) modifying the value read at $a_k$ to val$(c)$, and (ii) adding the reads-from edge $\langle c, a \rangle$. It is easy to see that $G''$ is SC-consistent, and Assumption B.1 ensures that it is an execution of $P$. Additionally, $\langle a_j, a_k \rangle \notin (G''.s_b \cup G'''.r_f)^+$ (there are no outgoing $s_b$ and $r_f$ edges from $a_j$ in $G''$), and so, $\langle a_j, a_k \rangle \in G'''.\text{race}$. Since $\{G.m_o(a_j), G.m_o(a_k)\} \neq \{sc\}$, this contradicts our assumption.

• $c = a_j$: 

Let $d$ be the immediate $G.m_o$-predecessor of $c$, and let $G'''$ be the execution obtained from $G'$ by (i) modifying the value read at $a_k$ to val$(d)$, and (ii) adding the reads-from edge $\langle d, a \rangle$. Again, it is easy to see that $G'''$ is SC-consistent, and Assumption B.1 ensures that it is an execution of $P$. As in the previous case we obtain a contradiction to our assumption.

Theorem 5. Let $G$ be an RC11-consistent execution. Suppose that for every two distinct shared locations $x$ and $y$, $[E_x] \subseteq s_b \cup [E_y] \subseteq s_b \cup [F_s] \subseteq s_b$. Then, $G$ is SC-consistent.

Proof. It suffices to show that $s_b \cup \text{eco}$ is acyclic (where $\text{eco} \triangleq \text{eco} \setminus s_b$). Consider a cycle in $s_b \cup \text{eco}$ of a minimal length. Cycles with at most one $\text{eco}$ edge are ruled out by COHERENCE. Hence, our cycle must have at least two $\text{eco}$ edges. Let $a_1, b_1, a_2, b_2, \ldots, a_n, b_n \in E$ (where $n \geq 2$) such that $\langle a_i, b_i \rangle \in \text{eco}$ and $\langle b_i, a_{i+1} \rangle \in s_b$ for every $1 \leq i \leq n$ (where we take $a_{n+1}$ to be $a_1$). The events $a_1, b_1, \ldots, a_n, b_n$ are all accesses to shared locations (since $\langle a_i, b_i \rangle \in \text{eco} \subseteq \text{lloc}$ for every $1 \leq i \leq n$). In addition, we have $\text{lloc}(b_i) \neq \text{lloc}(a_{i+1})$ for every $1 \leq i \leq n$ (otherwise we would have $\langle a_i, a_{i+1} \rangle \in \text{eco}; s_b \subseteq \text{eco}$, which contradicts the minimality of the cycle). Therefore, our assumption entails that there exist $f_1, \ldots, f_n \in F_s \cup s_b \cup \text{eco}$ such that $\langle b_i, f_i \rangle \in s_b$ and $\langle f_i, a_{i+1} \rangle \in s_b$ for every $1 \leq i \leq n$. It follows that $\langle f_i, a_{i+1} \rangle \in [F_s \cup s_b \cup \text{eco}; s_b \cup [F_s] \subseteq [F_s]$ for every $1 \leq i \leq n$ (where we take $f_{n+1}$ to be $f_1$). This contradicts the fact that $G$ satisfies the SC constraint.
K. Proofs for §4 (Compilation to x86-TSO)

The following proposition is useful in our proof below:

**Proposition K.1.** The following hold in every TSO-consistent TSO execution:

- rb; mo; hb; rfe; hb is irreflexive.
- rb; mo; hb; [RMW ∪ F]; hb is irreflexive.
- The relation $T = [R]; hb ∪ hb; rfe; hb ∪ hb; [F] ∪ [F]; hb ∪ mo ∪ rb is acyclic.

**Proof.** The first two are straightforward. We prove the third claim. Consider a cycle $(a_i, ..., a_n)$ in $T$ with a minimal number of events $a_i ∈ W ∪ F$. The minimality of the cycle entails that at most two events in $W ∪ F$ participate in this cycle (otherwise, it can be shortened since $mo$ is total on $W ∪ F$). Since $hb$ and $rb; hb$ are irreflexive, there must be at least two such events in the cycle. Hence, we have exactly two indices $1 ≤ i < j ≤ n$ such that $a_i, a_j ∈ W ∪ F$. W.I.O.G., we may assume that $(a_i, a_j) ∈ mo$. Since the rest of the events are not in $W ∪ F$, and $mo; hb$ is irreflexive, we obtain that $(a_j, a_i) ∈ ([R]; hb ∪ hb; rfe; hb ∪ hb; [F]; hb)^+; rb$. Since $(W); ([R]; hb ∪ hb; rfe; hb ∪ hb; [F] ∪ [F]; hb)^+ ⊆ hb; rfe; hb ∪ hb; [F]; hb^+$, we obtain that $(a_j, a_i) ∈ (hb^+; rfe; hb ∪ hb; [F]; hb^+; rb$. This contradicts the previous claims. □

**Lemma K.1.** Let $G$ be an RMW-execution satisfying $G.F^#sc = ∅$, $G.mod(a) ⊆ rlx$ for every $a ∈ E$, and $G.mod(a) ⊆ acqrel$ for every $a ∈ RM$. Let $G_t$ be a TSO execution. Suppose that there exists an injective function $f : (G.W^sc \ G.RMW) → N$ assigning a fresh event $f(a) ⊈ G.E$ to every $a ∈ G.W^sc \ G.RMW$, such that the following hold:

- $G_t.lab(a) = R(G.loc(a), G.val_r(a))$ for every $a ∈ G.R \ G.RMW$. 
- $G_t.lab(a) = W(G.loc(a), G.val_l(a))$ for every $a ∈ G.W \ G.RMW$. 
- $G_t.lab(a) = RMW(G.loc(a), G.val_r(a), G.val_l(a))$ for every $a ∈ G.RMW$. 
- $G_t.lab(a) = F$ for every $a ∈ G.F^#sc ∪ f[G.W^sc \ G.RMW]$. 
- $G_t.sb = G.sb ∪ \{(b, f(a)) | (b, a) ∈ G.sb^+; (G.W^sc \ G.RMW); f \{f(a), b \} | (a, b) ∈ (G.W^sc \ G.RMW); G.sb\}$. 
- $G.rf = G.t$. 
- $G.mo = ∪_{r ∈ Loc} [G_r.W_r]; G_t.mo; [G_t.W_t]$. 

Then:

- $G$ and $G_t$ have the same outcome.
- If $G_t$ is TSO-consistent, then $G$ is RC11-consistent.

**Proof.** The first claim easily follows from our definitions. Suppose that $G_t$ is TSO-consistent. We show that $G$ is RC11-consistent. Clearly, it is complete (since $G.R = G_t.R$ and $G.rf = G_t.rf$).

**COHERENCE.** Easily follows using Prop. 1 from the fact that $G_t.hb_t, G_t.mo_t; G_t.hb$ and $G_t.rb; G_t.hb$ are all irreflexive (note that $G.rf ∋ G.hb ⊆ G_t.hb, G.mo ⊆ G_t.mo$, and $G.rb ⊆ G_t.rb$).

**ATOMICITY-RMW.** Trivially follows from the fact that $G_t.rb; G_t.mo$ is irreflexive.

**SC.** Let $psc_{base} = ([G.F^sc] ∪ [G.F^sc]; G.hb); (G.hb ∪ G.mo ∪ G.rb); ([G.F^sc] ∪ G.hb^+; [G.F^sc])$. We show that $psc_{base} ∪ G.psc_F ⊆ T^+$, where $T$ is the relation defined in Prop. K.1. This implies that SC holds (as well as that Batty et al.’s S condition holds). To prove $psc_{base} ∪ G.psc_F ⊆ T^+$, note that the following hold (in $G$):

- $[F]; (psc_{base} ∪ psc_F); [F] ⊆ psc_F ⊆ [F]; hb ⊆ [F]; hb; eco; hb; [F] ⊆ (F); (scUrF)^+ ∪ (scUrF)^+ ∪ (F)∪moUrb^+$. 
- $[F]; (psc_{base} ∪ psc_F); [R ∪ W] = [F]; psc_{base}^+; [R ∪ W] ⊆ [F]; hb; (mo ∪ rb)^?$. 
- $[R ∪ W]; (psc_{base} ∪ psc_F); [F] = [R ∪ W]; psc_{base}^+; [F] ⊆ [R ∪ W]; (hbUmoUrb); hb^+; [F] ⊆ (moUrb)^+; hb; [F]$. 
- $[R]; (psc_{base} ∪ psc_F); [R ∪ W] = [R]; psc_{base}^+; [R ∪ W] ⊆ [R]; hb ∪ mo ∪ rb$. 
- $[W]; (psc_{base} ∪ psc_F); [R ∪ W] = [W^sc]; (hbUmoUrb); [R^sc ∪ W^sc] ⊆ [W^sc]; sb; [R^sc]∪(scUrF)^+; rfe; (scUrF)^+ moUrb$.
Using these facts, since we have $G.F \subseteq G.t.F$, $G.R \subseteq G.t.R$, $G.hb \subseteq G.t.hb$, $(G.sb \cup G.rf)^+ \subseteq G.t.hb$, $G.mo \subseteq G.t.mo$, $G.rb \subseteq G.t.rb$, $G.rf \subseteq G.t.rf$, and $[G.w^e]_s; G.sb; [G.r^e]_s \subseteq G.t.sb; [G.t.F]; G.t.sb \subseteq G.t.hb; [G.t.F]; G.t.hb$, it immediately follows that $psc_{\text{base}} \cup G.psc \subseteq T^+$.

**NO-THIN-AIR.** Trivially follows from the facts that $G.sb \cup G.rf \subseteq G.t.hb$, and $G.t.hb$ is irreflexive.

**Lemma K.2.** Let $G$ be an RW-execution, such that $\text{mod}(a) \not\supseteq \text{rlx}$ for every $a \in G.E$, and $\text{mod}(a) \not\supseteq \text{acqrel}$ for every $a \in G.RM$. Let $G' \in G$ be the $\text{RM}$-execution obtained from $G$ by removing all the non-SC fences (that is: $G'.E = G.E \backslash G.F^{psec}; G'.sb = [G'.E]; G.sb; [G'.E], G'.rf = G.rf$, and $G'.mo = G.mo$). Then, $G$ and $G'$ have the same outcome, and if $G'$ is $\text{RC11}$-consistent then so is $G$.

**Proof.** The conditions on the modes of accesses imply that $[G'.E]; G.hb; [G'.E] = G'.hb$. Then, the $\text{RC11}$-consistency of $G'$ trivially implies the $\text{RC11}$-consistency of $G$.

**Theorem 1.** For a program $P$, denote by $\langle P \rangle$ the TSO program obtained by compiling $P$ using the scheme in Fig. 8. Then, given a program $P$, every outcome of $\langle P \rangle$ under TSO is an outcome of $P$ under RC11.

**Proof**. First, let $P'$ be the program obtained from $P$ by (i) strengthening all read/write accesses in $P$ to be at least release/acquire ones, (ii) all RMWs to be acquire-release RMWs, and (iii) omitting all non-SC fences. Note that $\langle P \rangle = \langle P' \rangle$, and by Lemmas I.1 and K.2, every outcome of $P'$ under $\text{RC11}$ is an outcome of $P$ under $\text{RC11}$. Hence, it suffices to show that every outcome of $\langle P' \rangle$ under TSO is an outcome of $P''$ under $\text{RC11}$. Given a full TSO-consistent TSO execution $G_t$ of $\langle P' \rangle$, the compilation scheme ensures that there exists some full execution $G$ of $P''$ for which the properties of Lemma K.1 hold. The claim then follows by Lemma K.1.

**K.1 Alternative correctness of “fences before SC reads” correctness**

Here, we follow a different simpler approach utilizing the recent result of Lahav and Vafeiadis [19]. That result provides an alternative characterization of the TSO memory model, in terms of program transformations (or “compiler optimizations”). They show that every weak behavior of TSO can be explained by a sequence of:

- load-after-store reorderings
  (e.g., $\text{MOV} [x] \mapsto \text{MOV} r [y]; \text{MOV} [x] 1$) and
- load-after-store eliminations
  (e.g., $\text{MOV} [x] 1; \text{MOV} r [x] \mapsto \text{MOV} [x] 1; \text{MOV} r 1$).

They further outline an application of this characterization to prove compilation correctness, which we follow here. Accordingly, we have to meet three conditions:

1. Every outcome of the compiled program under SC is an outcome of the source program under RC11. This trivially holds, since obviously RC11 is weaker than SC (even if arbitrary fences are added to the source).

2. Every store-load reordering that can be applied on the compiled program corresponds to a transformation on the source program that is sound under RC11. Indeed, the compilation scheme ensures that adjacent load after store in the compiled program $\langle P \rangle$ correspond to adjacent read after non-SC write in the source $P$. These can be soundly reordered under RC11 (see §7), resulting in a program $P''$ whose compilation $\langle P'' \rangle$ is identical the reordered $\langle P \rangle$.

3. Every load-after-store elimination that can be applied on the compiled program corresponds to a transformation on the source program that is sound under RC11. Again, the compilation scheme ensures that a load immediately after a store in the compiled program $\langle P \rangle$ corresponds to an adjacent non-SC read after a write in the source $P$. The read can be soundly eliminated under RC11 (see §7).

Note that this simple argument cannot be applied for the compilation scheme that places fences after SC writes, since a load adjacent after a store in the compiled program $\langle P \rangle$ corresponds in this case to an adjacent read after a non-SC write in the source $P$. However, if the read is SC but the write is not SC, it is *unsound* to eliminate the read under RC11 (see Remark 6).