Formalizing the Concurrency Semantics of an LLVM Fragment

Soham Chakraborty  Viktor Vafeiadis
Max Planck Institute for Software Systems (MPI-SWS), Germany

Abstract

The LLVM compiler follows closely the concurrency model of C/C++ 2011, but with a crucial difference. While in C/C++ a data race between a non-atomic read and a write is declared to be undefined behavior, in LLVM such a race has defined behavior: the read returns the special ‘undef’ value. This subtle difference in the semantics of racy programs has profound consequences on the set of allowed program transformations, but it has been not formally been studied before.

This work closes this gap by providing a formal memory model for a substantial fragment of LLVM and showing that it is correct as a concurrency model for a compiler intermediate language: (1) it is stronger than the C/C++ model, (2) weaker than the known hardware models, and (3) supports the expected program transformations. In order to support LLVM’s semantics for racy accesses, our formal model does not work on the level of single executions as the hardware and the C/C++ models do, but rather uses more elaborate structures called event structures.

1. Introduction

With the advent of the multi-core era, programming languages such as C/C++ and Java have introduced first-class platform-independent support for concurrent programming. For example, the 2011 ISO C standard (termed C11) introduced a library of atomic operations together with a concurrency model, a complex set of rules detailing which outcomes a concurrent program may produce. This concurrency model is a set of promises that a compiler has to fulfill and that programmers can rely upon.

LLVM is a state-of-the-art optimizing compiler that fully supports the C11 concurrency primitives and has some rudimentary support for Java concurrency. As such, it has its own concurrency model, which determines how the various concurrency primitives should be compiled and optimized. In the LLVM documentation, the LLVM concurrency model is described as a slight variant of the C11 model, though the exact correspondence is not clearly specified. In fact, the entire specification of the LLVM model is extremely informal. It consists of some informal prose that often refers to the C11 model, a couple of examples, and more importantly a collection of transformations which should be allowed or disallowed. This list of transformations is arguably the most valuable part of the specification, because it serves as a guideline to the developers implementing the compiler optimizations.

To date, no formal definition of the LLVM concurrency model exists. (Prior LLVM formalizations, such as VeLLVM [23], have restricted attention to sequential programs.) This lack of a formal model has had a negative effect on LLVM concurrency compilation. First, the LLVM compiler is often overly cautious in optimizing code involving shared memory accesses missing out some optimization opportunities (e.g., eliminating redundant atomic accesses). Second, the difference between the C11 and LLVM semantics remains unappreciated, which has led to subtle compiler bugs [7].

In this paper, we formalize the concurrency semantics for a substantial subset of LLVM, and show that the transformations intended to be correct according to the LLVM documentation are indeed so in our formal model. We also show that our model is stronger than the C11 model, meaning that the standard compilation from C/C++ to the LLVM intermediate representation is correct, and weaker than the Total Store Order (TSO) and Power memory models, meaning that compilation to these hardware models is also correct.

The key challenge that our formalization addresses is the different semantics for racy programs between LLVM and C11. In C11, racy programs are completely undefined. In LLVM, however, read-write races are always well-defined: the read may simply return an arbitrary value. This seemingly innocent difference has an important impact on the set of allowed program transformations: it enables hoisting loads outside of conditionals and loops but disallows common subexpression elimination (CSE) over acquire-atomic accesses and fences [7].

To model LLVM’s semantics for read-write races, we depart from the standard “per candidate execution” axiomatic style of defining memory models (e.g., [11, 16, 22, 24, 25]). As noted by Batty et al. [3], this standard style of defining memory models cannot adequately distinguish between the next two programs in the case they return \(a = b = 1\).

For both programs, let the initial state be \(X = Y = 0\) and consider whether the outcome \(a = b = 1\) should be allowed. In the case of CYC, the outcome is clearly undesirable because it violates the data-race-freedom (DRF) property of...
of monotonic accesses is essentially orthogonal to the treatment of racy non-atomic accesses, which constitutes the focus of this work. Nevertheless, event structures might still be a good mechanism to also model monotonic accesses (e.g., following Jeffrey and Riely [12]). An alternative very promising approach to model monotonic accesses was recently proposed in [13]; incorporating it with our semantics of the remaining accesses is left as future work.

Outline The structure of the remainder of the paper follows largely that of the LLVM compiler (see Figure 3). After some background material in §2 we present our formal LLVM concurrency model in §3 and derive some DRF theorems in §4. Next, in §5 we show that compilation from C11 to our model is correct. In §6 we show that the intended reordering and elimination transformations are allowed under our model. In §7 we show that compilation to the TSO and Power models is correct. We conclude with a discussion of related and future work. The proofs are available online [8].

2. Background

In this section, we introduce some basic notation and a simple programming language. We also discuss the semantics of LLVM’s undefined value and of racy programs.

Notation Given a set $E$ and binary relations $R, S \subseteq E \times E$, we write $R; S$ for the relational composition of $R$ and $S$; formally, $(R; S)(x, y) \triangleq \exists z. R(x, z) \land S(z, y)$. We write $R^+$, $R^*$ for the reflexive, the transitive and the reflexive-transitive closures of $R$ respectively, and $R^{-1}$ for the inverse of $R$. The $[A]$ notation denotes an identity relation on set $A$, i.e. $[A](x, y) \triangleq x = y \land x \in A$. Finally, we write $\text{one}(A)$ for the relation saying that at least one of its components belongs to the set $A$; i.e. $\text{one}(A)(x, y) \triangleq (x \in A \lor y \in A)$.

Language Our formal model is essentially orthogonal to the syntax of the programming language, but for concreteness we present a simple concurrent imperative language in Figure 4. As already explained in the introduction, in this work we focus on a subset of operations and memory order, excluding monotonic, unordered accesses and fences.

LLVM values, $v$, can be either constants or the special undefined value $u$, which is roughly a placeholder for any possible value. Given two values $v$ and $v'$, we write $v \preceq v'$ if $v = v'$ or $v' = u$. Expressions, $E$, can be built from local variables and values using arithmetic operations.

Commands, $C$, are sequences of instructions including assignments, shared memory operations, as well as uncon-
In LLVM, the special undefined value \( u \) is introduced as the result of erroneous computations, such as reading from an uninitialized memory location as a replacement of an arbitrary constant value. This special value propagates through every assignment and arithmetic operation. So, for example, \( u + 1 \sim u \) and even \( u + 0 \sim u \).

The intended semantics is that the compiler may replace \( u \) with any concrete value it finds most convenient, and that moreover different uses of the same \( u \) may be even replaced by different values by the compiler. This weak semantics leads to some rather unexpected behaviors. For example,

\[
\text{int } t; \text{ if}(t \leq 1 \&\& t > 1) \text{ printf("Hi");}
\]

may print “Hi” even though the if-condition seems unsatisfiable. The reason is that \( t \) is uninitialized and hence returns \( u \) in each use, which can be used to satisfy the condition.

Strange though it may seem, LLVM’s treatment of uninitialized reads is allowed by the C standard, which says that performing any computation with a value returned by an uninitialized read results in undefined behavior. For example,

\[
X_{\text{NA}} = 4; \quad X_{\text{NA}} = 8; \quad X_{\text{NA}} = 4; \quad X_{\text{NA}} = 8;\]

\[
y_{\text{ACQ}} = 1; \quad y_{\text{ACQ}} = 1; \quad y_{\text{ACQ}} = 1; \quad y_{\text{ACQ}} = 1.
\]

Because of the write-write race on \( X \), the source program has undefined behavior, and hence the transformation is trivially sound. If, however, write-write races were not considered to be undefined behavior, but rather that one of the accesses occurred before the other, then the transformation would be unsound, because in the source program, \( t \) would have to contain the final value of \( X \) (which may well be 8).

This optimization was performed by LLVM version 3.6 but was later dropped in version 3.7 while fixing another concurrency bug (Bug #22514 [6]). This demonstrates that it is important for LLVM to have a clear concurrency semantics because it affects the validity of basic optimizations.

2.1 The Semantics of the Undefined Value

In LLVM, the special undefined value \( u \) is introduced as the result of erroneous computations, such as reading from an uninitialized memory location as a replacement of an arbitrary constant value. This special value propagates through every assignment and arithmetic operation. So, for example, \( u + 1 \sim u \) and even \( u + 0 \sim u \).

The intended semantics is that the compiler may replace \( u \) with any concrete value it finds most convenient, and that moreover different uses of the same \( u \) may be even replaced by different values by the compiler. This weak semantics leads to some rather unexpected behaviors. For example,

\[
\text{int } t; \text{ if}(t \leq 1 \&\& t > 1) \text{ printf("Hi");}
\]

may print “Hi” even though the if-condition seems unsatisfiable. The reason is that \( t \) is uninitialized and hence returns \( u \) in each use, which can be used to satisfy the condition.

Strange though it may seem, LLVM’s treatment of uninitialized reads is allowed by the C standard, which says that performing any computation with a value returned by an uninitialized read results in undefined behavior.

2.2 The Semantics of Data Races

A program execution is racy if it has two concurrent memory accesses to the same location, such that at least one of them is a write and at least one of them is non-atomic. There are two types of races: read-write races, and write-write races.

A read-write race occurs between a load and a store or update operation. The intended semantics for LLVM is that in such cases the racy load returns \( u \). Although stronger than the C11 model, where races result in undefined behavior, the LLVM semantics may still lead to unintuitive behavior. Consider the following program where initially \( Y = 0 \).

\[
Y_{\text{NA}} = 1; \quad t = Y_{\text{NA}}; \quad \text{if}(t \leq 1 \&\& t > 1) \text{ printf("Hi");}
\]

As with the program in §2.1, the current program may also print “Hi” just because the non-atomic load of \( Y \) is racy and thus returns \( u \). The reason that the treatment of read-write races in the LLVM semantics differs from that in C11 is because LLVM readily performs the following transformation

\[
\text{if}(\text{cond}) \quad t = X_{\text{NA}}; \quad t' = X_{\text{NA}}; \quad t = \text{cond} ? t' : t;
\]

that converts a conditional branch into a conditional move instruction. This transformation may, however, introduce a read-write race if there were some other parallel thread writing to \( X \) only when the condition \( \text{cond} \) is false. The transformation is correct because the target execution uses the racy read value only when the source execution is also racy.

A write-write race occurs whenever both of the accesses racing with one another are stores or updates. In this case, the intended semantics according to the LLVM documentation [19] Section “Optimization outside atomic” is the same as in C11: even a single consistent execution with a write-write race results in the program having undefined behavior. This semantics allows the read-after-write elimination over an acquire access as shown in the following example:

\[
X_{\text{NA}} = 4; \quad X_{\text{NA}} = 4; \quad X_{\text{NA}} = 4; \quad X_{\text{NA}} = 4;
\]

\[
y_{\text{ACQ}} = 1; \quad y_{\text{ACQ}} = 1; \quad y_{\text{ACQ}} = 1; \quad y_{\text{ACQ}} = 1.
\]

Because of the write-write race on \( X \), the source program has undefined behavior, and hence the transformation is trivially sound. If, however, write-write races were not considered to be undefined behavior, but rather that one of the accesses occurred before the other, then the transformation would be unsound, because in the source program, \( t \) would have to contain the final value of \( X \) (which may well be 8).

This optimization was performed by LLVM version 3.6 but was later dropped in version 3.7 while fixing another concurrency bug (Bug #22514 [6]). This demonstrates that it is important for LLVM to have a clear concurrency semantics because it affects the validity of basic optimizations.

3. The Formal LLVM Concurrency Model

In this section, we present our formalization of LLVM’s concurrency model.

Events The unit of execution in our model is called an event and represents either a shared memory access or the creation of a thread. An event, \( e = \langle id, C, \text{lab} \rangle \), is a tuple consisting of a (unique) identifier for the event, a command representing the thread’s continuation after the event, and a
that if two events conflict, then so are all their future events.

A read event is either a load or an update, whereas a write event is either a store or an update. Let $R$ denote the set of all read events and $W$ the set of all write events. Given an event $e$, we write $e.lab$ to return the type of the event (Load, Store, Update, Init), and $e.loc$ (resp. $e.ord$) to return its location (resp. memory order), whenever applicable. If $e$ is a read event, $e.val$ returns the value read by $e$. Similarly, if $e$ is a write event, $e.wval$ denotes the value written by $e$.

### Event Structures

A prime event structure [27] consists of a set $V$ of events equipped with two relations: the program order and the conflict relation. The program order, $po$, is a strict partial order on events recording when an event precedes another one in the program, whereas the conflict relation, $cf$, is a symmetric irreflexive relation denoting that two events cannot belong to the same execution. The conflict relation is assumed to be forward-closed with respect to the program order (i.e., $cf; po \subseteq cf$), which intuitively means that if two events conflict, then so are all their future events.

In this paper, we use an extension of prime event structures, which we call memory event structures (or event structures, for short). A memory event structure is a prime event structure with an additional component, the reads-from relation, $rf$, that relates a write to the read events that read from it. We require that whenever $rf(w,v)$, then $v.wval \preceq r.val$ (racy reads may return $u$). We denote an event structure $G$ as a tuple $(V, po, rf)$ where $V, G.po, G.rf$ denote the respective components of $G$. (We often omit the “$G$.” when $G$ is clear from the context.) In our setting, the conflict relation, $G.cf$ is a derived relation:

$$G.cf \triangleq (G.po^{-1}; G.po) \setminus (G.po \cap G.po^{-1})$$

It relates all events that are unordered by the program order, but have a common $po$-ancestor in the same thread. Immediate conflicts are created by read events corresponding to the same program command, but which return different values.

### Auxiliary Definitions

We define the sets of non-atomic accesses (NA), sequentially consistent accesses (SC), acquire (or stronger) accesses (Acq), and release (or stronger) accesses (Rel).

$$\begin{align*}
NA & \triangleq \{ e \mid e.ord = NA \} & SC & \triangleq \{ e \mid e.ord = SC \} \\
Acq & \triangleq \{ e \mid e.ord \supseteq ACQ \} & Rel & \triangleq \{ e \mid e.ord \supseteq REL \}
\end{align*}$$

We say that a release write synchronizes (sw) with an acquire read that reads from it. An event $a$ happens before an event $b$, if $a$ reaches $b$ by a path of $po$ or $sw$ edges.

$$G.sw \triangleq [Rel]; rf; [Acq] \quad G.hb \triangleq (po \cup sw)^+$$

Two events race with one another (race) if they are concurrent accesses to the same location (i.e., neither happens before the other), at least one of them is non-atomic and at least one of them is a write.

$$\begin{align*}
locs & \triangleq \{ (e, e') \mid e.loc = e'.loc \} \\
G.race & \triangleq (locs \cap \text{one}(W) \cap \text{one}(NA)) \setminus (hb^2 \cup hb^{-1})
\end{align*}$$

An event structure is write-write racy if it contains two write events that race with each other.

$$\text{WWrace}(G) \triangleq \exists w, w' \in W. G.race(w, w')$$

Next, $G.hbW(e)$ checks if the location read by $e$ is initialized in the event structure $G$; that is, if there exists a write to it that happens before $e$.

$$G.hbW(e) \triangleq \exists w \in W. G.hb(w, e) \land e.loc = w.loc$$

Finally, AddRF creates an rf edge between two events in an event structure, $G$, and returns the updated event structure.

$$\text{AddRF}(G, e, e') \triangleq \langle G.V, G.po, G.rf \cup \{ (e, e') \} \rangle$$

### 3.1 Event Structure Construction

The event structures of a program are constructed incrementally with the operational semantics shown in Figure [14]. For a program $P = (X_1 = v_1; \ldots; X_k = v_k; \{ C_1 \| \ldots \| C_n \})$, we define the program’s initial event structure, $G_{init}(P)$, to be $(\mathcal{A} \cup B, A \times B, \emptyset)$ where $A = \{ a_1, \ldots, a_k \}$ with each $a_i$ having label $St(X_i, v_i)$ and empty continuation and $B = \{ b_1, \ldots, b_n \}$ with each $b_i$ having label Init and continuation $C_i$.

Each rule from Figure [14] then takes an event structure $G$ and typically extends it by adding one more event to it. An exception is the WW-RACE rule, which checks whether the event structure has a write-write race. If so, the program behavior is undefined and thus the program can produce any arbitrary event structure $G'$.

The other rules first call the helper rule basic, which selects an event $e$ from the event structure and executes its continuation $e.code$ to get a possible next event $e'$ to be added. The new event has a fresh identifier (i.e., $e'.id$ does not exist in the event structure), and must have not already been added to the event structure (i.e., there does not exist another event $e''$ with the same label as $e'$ immediately after the previous event, $e$). Finally, the new event has its label and continuation determined by the thread semantics (which is a parameter to the memory model). Assuming all these premises hold, the rule adds $e'$ to the event structure, recording that is immediately after $e$ in program order.
We first consider cases of writes that justify a read in order, before we move on to the consistency checking of an event structure.  

3.2 Event Structure Consistency Checking

If the new event is a store, it is simply added to the event structure (NON-READ). If, however, it is a read (i.e., a load or an update), we need also to check that the value read is correct. There are three cases to consider:

- The location is unitialized, namely there does not exists a write to that location that happens before \( e \). In this case, the read must return the undefined value \( u \). (R-UNINIT)
- The location is initialized, but the access races with some other write \( w \). In this case, the read again returns the special undefined value \( u \). (R-RACE)
- The location is initialized and there exists a non-racy write \( w \) from which the new event can read. Here, we extend \( G'.rf \) with the edge \((w, e')\) to record that \( e' \) reads from \( w \), and insist that \( e'.rval = w.wval \). We then check that the resulting event structure is consistent (see §3.2) and discard it otherwise. (R-NORACE)

The rules can be applied in any sequence, which may result in multiple event structures. We define \([P]_{LLVM}\) to return the set of all event structures generated from \( G_{init}(P) \); that is, \([P]_{LLVM} \triangleq \{ G \mid G_{init}(P) \to^* G \} \).

Figure 5. Event structure reduction steps.

Figure 6. Behavior of \( \text{Coh} \) forbidden due to a wb cycle.

load of \( X \) should only be able to read from the second store and return the value 2.

More generally, we must rule out executions breaking coherence (a.k.a. “SC per location” [11]). Consider the program:

3.2.1 Example

Here, we ought to prohibit the \( t = 2 \land t' = 1 \) outcome, because it violates coherence. In terms of the C11 memory model, all stores to the same location have to be totally ordered by the modification order, \( mo \). The WR-coherence axiom says that a read cannot read from write earlier in the modification order than some other write that happened before it. Formally, the \( rf^{-1} \); \( mo \); hb should be irreflexive.

In our model, we do not record a modification order, \( mo \). Instead we base our model on a derived partial order over writes to the same location, which is called the writes-before order, \( wb \), by Lahav and Vafeiadis [13]. We have already seen two cases of the writes-before order: (1) A write \( w \) happening before another write \( w' \) to the same location induces the writes-before relation \( wb(w, w') \). (2) A write \( w' \) happens before a same location read \( r \) and \( r \) reads from a write \( w \) induces the writes-before relation \( wb(w', w) \). There is one additional case that arises because of the atomicity of update instructions. Consider the following program:

3.2.2 Overwritten Writes

We first consider cases of writes that are not visible. One simple case is that of overwritten writes. For example, in the program \( X = 1; X = 2; t = X; \) the
However, it has recently been shown that the C11 semantics in a total order and applies certain constraints on SC accesses. If it were allowed, then SC semantics. Figure 8 shows that indeed reading \( X > 1 \) in the first thread is impossible. If it were allowed, then \( b \) would have taken place in conflict with \( a \) and in turn would result in \( X = 2 \) as a possible outcome. Clearly, this would be an out-of-thin-air value in any consistent execution.

### Non-Conflicting Justifications

To avoid weird behaviors reminiscent of “out-of-thin-air” values, we forbid conflicting writes to justify non-conflicting hb-related reads. For example, in the following program \( Z = 2 \) should not be a valid outcome, where all locations are initialized to zero.

\[
Z = 1; \quad \text{if}(Z_{\text{ACQ}}) Y_{\text{REL}} = 1; \quad \text{else} \quad X_{\text{REL}} = 1; \quad \text{if}(X_{\text{ACQ}} \&\& Y_{\text{ACQ}}) Z_{\text{REL}} = 2; \quad \text{(Cwrites)}
\]

As shown in Figure 9, if \( a \) justifies \( c \) and \( b \) justifies \( d \) then \( St_{\text{REL}}(Z, 2) \) would be an event in the event structure which is actually should not have happened. To restrict such cases, we check that \( rf; \text{hb}^{-1}; \text{fr}^{-1}; \text{cf} \) is irreflexive.

### Preserving the Order of Sequential Consistent Accesses

The LLVM specification states that the semantics of SC accesses follows that of C11, which puts all the SC events in a total order and applies certain constraints on SC-reads. However, it has recently been shown that the C11 semantics of SC accesses is broken in that the expected compilation schemes to Power and ARM are unsound \cite{17, 21}. (The recent strengthening of Batty et al. \cite{4} is also broken for the same reason.)

Therefore, instead of the C11 semantics, we adapt the solution of Lahav et al. \cite{17}. In their solution, one checks for the acyclicity of a union of relations on the SC events. We say that a read \( a \) reads before (a different) write \( b \) if it reads from a write that was written before \( b \). Formally:

\[
G_f r \triangleq (rf^{-1}; \text{wb}) \setminus [G,V] \quad \text{(reads before)}
\]

The “\([G,V]\)” is takes care of updates because updates are \((rf^{-1}; \text{mo})\)-before themselves. (This definition is a slight adaptation of the definition in Lahav et al. \cite{17} that uses wb instead of the modification order.)

We next define hbsc to denote a restricted hb path between two SC events that either \((i)\) does not change location, or \((ii)\) starts and ends with a program order edge that changes location, which in turn ensures that the compilation to Power and ARM will have an appropriate fence along the path.

\[
G_p o \setminus \#\text{locs} \triangleq po \setminus \text{locs}
\]

\[
G_hbsc \triangleq [SC]; \left( (hb \cap \text{locs}) \cup po_{\#\text{locs}} \cup \left( (po_{\#\text{locs}} \cup hb; po)_{\#\text{locs}} \right) \right) ; [SC]
\]

We then require \((hbsc \cup \text{wb} \cup \text{fr}) ; [SC] \) to be acyclic in the event structure. To illustrate this condition, consider the store buffer program with SC accesses, where the outcome \( t = t' = 0 \) should be forbidden.

\[
X_{SC} = 1; \quad Y_{SC} = 1; \quad t = Y_{ACQ}; \quad t' = X_{SC}; \quad \text{(SB)}
\]

The weak behavior is ruled out because the relevant event structure (see Figure 10) contains a \((po \cup fr) ; [SC] \) cycle. A slightly more complex example is the following, where the outcome \( t = 2 \land t' = 0 \) should also be forbidden.

\[
X_{SC} = 1; \quad Y_{SC} = 1; \quad Y_{SC} = 2; \quad t = Y_{ACQ}; \quad t' = X_{SC}; \quad \text{(SCR)}
\]
should be forbidden.

behaviors that would otherwise be allowed. Consider the
Each execution, (t initialized read in the prefix. Note that executions of an event
has been extended to provide a justification for each ini-
3.3 Consistent Executions
So far, we have discussed the construction of the event struc-
tures of a program. Since an event structure may contain
events arising from multiple executions of a program, we
use the function exec(G) to extract individual (consistent)
executions from a fully constructed event structure.

\[
\text{exec}(G) \triangleq \{ E | \text{isCons}(E) \wedge A \subseteq G.V \wedge G.hb: [A] \subseteq (A \times A) \\
\wedge |\exists e,e' | G.wval(e) \leq e.wval \wedge G.wb(e,e') \}
\]

Each execution, \(E \in \text{exec}(G)\), is a consistent conflict-free
hb-prefix of the event structure, whose reads-from relation
has been extended to provide a justification for each ini-
ialized read in the prefix. Note that executions of an event
structure constructed by the operational semantics, unlike
the event structure itself, may have (po \( \cup \) rf) cycles.

The consistency check together with the requirement that
all initialized read events be justified removes some strange
behaviors that would otherwise be allowed. Consider the
following program, in which the outcome \(t = 0 \land t' = 1\)
should be forbidden.

\[
t = Z_{ACQ}; \\
\text{if}(t) \quad X_{REL} = 1; \quad Y_{REL} = 1; \quad (CEX)
\]

Consider, for example, the candidate execution of this pro-
gram highlighted in Figure 12. The highlighted execution is,
however, cannot be made consistent because it has to provide
a justification for the \(Ld_{ACQ}(X,1)\) event. Its only possible
justification is the \(St_{REL}(X,1)\) event, but this would violate
cohereance.

3.4 Observable Behaviors
We take the observable behavior of an execution (a conflict-
free event structure) to be the set of the last values written to
each variable, namely by writes that were not written before
some other write (to the same location).

\[
\text{Behavior}(G) \triangleq \{ (\ell, v) | \exists e \in G.V. v \leq e.wval \wedge G.wb(e,e') \}
\]

The \(\leq\) in the definition above allows treating \(u\) as any
possible value. The LLVM-behaviors of a program \(P\) are those
of its consistent executions.

\[
\text{Behavior}_{LLVM}(P) \triangleq \{ \text{Behavior}(G) | G \in \text{exec}(\{P\}_{LLVM}) \}
\]

This definition can straightforwardly be extended to other
memory models such as (O)SC, RA, C11, TSO, and Power
by substituting the appropriate event structure consistency
definition. In these execution-based axiomatic models each
execution can be considered as conflict-free event structure.

4. DRF Theorems
In this section, we prove that the proposed LLVM model
satisfies two expected DRF theorems: DRF-RA and DRF-
OSC. These theorems enable developers programming over
the model to follow a defensive style of programming and
avoid the need of understanding the model. Although our
model’s intended use is for an intermediate language, our
DRF theorems can be seen as sanity checks that the model
is not overly weak. For readability, we opted for an informal
high-level presentation of the theorems in this section;
formal statements and proofs can be found in [8].

4.1 LLVM and Release-Acquire Consistency
Release-acquire (RA) consistency is a strengthening of our
model, where during the event structure construction each
initialized read reads from some happens-before write. In
other words, the event structure is constructed without using
the R-RACE rule. Our first theorem says that if a program
does not have any read-write races under RA semantics, then
RA-consistency and LLVM-consistency produce the same set
of event structures. A trivial corollary of DRF-RA is that if a
program contains only atomic operations, then its behaviors
under LLVM and RA coincide.

**Theorem 1** (DRF-RA). If under RA consistency, a program
has no read-write races, then its LLVM-consistent behaviors
coincide with its RA-consistent ones.
Considering the scenarios based on the read-write races, Theorem 1 follows from the following lemmas.

**Lemma 1.** If an LLVM-consistent event structure $G$ has no read-write races, then $G$ is also RA-consistent.

**Lemma 2.** Given a program $P$ and an LLVM-consistent event structure of $P$ with a read-write race, there exists some RA-consistent event structure of $P$ with a read-write race.

### 4.2 LLVM and (Observable) Sequential Consistency

We model observable sequential consistency (OSC) by dropping the WW-race rule in the event structure construction and treating all the operations as having SC memory order in the graph consistency checks, $\text{isCons}(G)$. We note that this definition is technically slightly different from the standard SC definition \cite{13}; in particular, writes that are not observed (i.e., appear) may appear somewhat loosely ordered. Concretely, consider the following program:

$$X_{SC} = 1; \quad Y_{SC} = 1; \quad X_{SC} = 2;$$  \hspace{1cm} (2+2W)

Under SC, the final result cannot be $X = Y = 1$. Yet it is an OSC-behavior: since there are no reads in the program, $W = \emptyset$. Intuitively, however, OSC and SC are essentially the same. We conjecture that this is also formally so if we restrict the program behaviors to observations made by the program itself (e.g., recorded in thread-local variables).

We say that a program is RA-race-free under a memory model $M$, if all concurrent accesses to the same location are either both loads or both SC. Our main theorem states that LLVM-consistency and sequential consistency coincide for programs that are RA-race-free under OSC.

**Theorem 2 (DRF-OSC).** If a program is RA-race-free under OSC, then OSC and LLVM consistency coincide.

Note that the RA-race-freedom implies lack of read-write races. Hence, it suffices to prove correspondence between the RA-consistency and OSC in absence of RA races. To do so, we prove the following lemmas.

**Lemma 3.** If an RA-consistent event structure $G$ is RA-race-free, then $G$ is OSC-consistent.

**Lemma 4.** For each RA-racy LLVM-consistent event structure there is a RA-racy OSC-consistent event structure.

### 5. Compilation from C11 to LLVM

In this section, we discuss the correctness of the LLVM’s front-end, clang, as far as concurrency is concerned. Specifically, we show that the straightforward mapping from C11 memory accesses to LLVM memory accesses used by clang is correct with respect to our model.

Compilation correctness means that the behaviors of the target program are included in those of the source program.

---

\begin{table}[h]
\centering
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline
\text{\downarrow a} \ \text{\downarrow b} & \text{St_{\text{REL}}} & \text{Ld_{\text{ACQ}}} & \text{U} & (\text{St|Ld})_{\text{NA}} & \text{Ld_{SC}} \\
\hline
\checkmark & \times & \times & \checkmark & \times & \checkmark \\
\times & \times & \times & \checkmark & \checkmark & \checkmark \\
\times & \times & \times & \times & \times & \times \\
\times & \checkmark & \checkmark & \times & \checkmark & \times \\
\hline
\end{tabular}
\caption{Safe and unsafe memory access reorderings.}
\end{table}

**Theorem 3.** For every program $P$, $\text{Behavior}_{\text{LLVM}}(P) \subseteq \text{Behavior}_{\text{C11}}(P)$.

First, for the theorem to even hold, we assume that C11’s treatment of SC accesses is changed to match the one in our LLVM model (cf. §3.2). Then, the proof of this theorem is straightforward because the remaining difference between the models is only in the treatment of read-write races: in LLVM, such reads may return $u$ (using R-race), whereas in C11, they produce completely arbitrary behavior.

### 6. Program Transformations/Optimizations

Next, we consider program transformations that may be performed as part of the LLVM optimization passes, and prove their correctness. Generally, a transformation is correct if it does not introduce any new behaviors; namely, if every behavior of the target program is a behavior of the source program. For space reasons, we just give an overview of the results in this section; the actual proofs can be found in our technical appendix \cite{8}.

#### 6.1 Reordering of Independent Memory Accesses

One standard transformation is to reorder two independent instructions, which may improve the locality of computation or enable further optimizations. Two independent adjacent instructions $a$ and $b$ are safely reorderable if the following conditions hold: (i) do not access the same location, (ii) they are not both SC, (iii) the first instruction, $a$, is not an acquire read, and (iv) the second instruction, $b$, is not a release write. Table 1 summarizes the safe ($\checkmark$) and unsafe ($\times$) reordering transformations. For the unsafe ones, we provide counterexamples in our technical appendix \cite{8}.

**Theorem 4.** Reordering two adjacent safely reorderable instructions is a correct transformation.

To prove this theorem, we show that the safe reordering conditions ensure that the target event structure has fewer behaviors compared to the source event structure. Since, however, each memory access instruction in a program may produce multiple conflicting events in the event structure, reordering two such instructions may result in quite different every structure that are not obvious to relate at first.

Let $A$ and $B$ be the sets of conflicting events generated by instructions $a$ and $b$ respectively. In general, the events in these two sets do not have one-to-one po-correspondence, since an event in $A$ may have multiple immediate po-
successors (all must be in \( B \)). To relate the two event structures, we first expand the predecessor event set such that the events in these two sets have one-to-one po-relation and then perform the reordering and finally collapse the expanded event set to create the target event structure.

### 6.2 Elimination Optimizations

Next, we consider the possible safe deletions of the redundant shared memory accesses in the proposed LLVM model. Some of these transformations are performed in the common subexpression elimination (CSE) or common subexpression elimination optimization passes.

We begin with the deletion of accesses because of another adjacent access to the same location. We have three cases:

**Overwritten Write (OW)** Deletes the first of two same-location adjacent store operations:

\[
St_{o'}(\ell, v'); St_o(\ell, v) \rightsquigarrow St_o(\ell, v) \quad \text{when} \quad o' \subseteq o.
\]

We prove this transformation correct by simulation: we match the target execution steps by the exact same source execution steps, except when the target inserts the event corresponding to the \( St_o(\ell, v) \) store. In this case, we perform two execution steps in the source, adding events for both the eliminated and the remaining store.

**Read after Write (RAW)** Deletes a load that immediately follows a store to the same location:

\[
St_o(\ell, v); Ld_o(\ell) \rightsquigarrow St_o(\ell, v) \quad \text{when} \quad o' \subseteq o.
\]

We prove this transformation correct again by simulation: when the target inserts the event corresponding to the \( St_o(\ell, v) \) store, the source also inserts a \( Ld_o(\ell, v) \) event reading from that store.

**Read after Read (RAR)** Deletes the second of two adjacent same location reads.

\[
Ld_o(\ell); Ld_{o'}(\ell) \rightsquigarrow Ld_o(\ell) \quad \text{when} \quad o' \subseteq o.
\]

This transformation is correct and in the proof, we simulate the respective load step by two load steps reading from the same write.

In all these cases, LLVM actually performs these transformations only if the deleted instruction is non-atomic.

An access may also be deleted if the access justifying the deletion is non-adjacent, but can be made adjacent by reordering the access to be deleted over all the intermediate accesses. For example, in the program below, the second load of \( \ell \) can be eliminated as follows:

\[
a : Ld_{NA}(\ell); \quad a : Ld_{ACO}(\ell); \quad b : Ld_{ACO}(X); \quad \text{and} \quad c : Ld_{ACO}(X); \quad a : Ld_{NA}(\ell).
\]

Note that in this case the remaining load of \( \ell \) cannot be moved back in its original place.

There are two more cases of eliminating non-adjacent non-atomic accesses, which have a somewhat weaker correctness condition, namely that there has to be no release-acquire pair between the eliminated access and the justifying access, which has to be a non-atomic store. A release-acquire pair is formed by a release write followed by an acquire read access. The transformations are:

\[
St_{NA}(\ell, v', C); St_{NA}(\ell, v) \rightsquigarrow C; St_{NA}(\ell, v) \quad \text{(NA-OW)}
\]

\[
St_{NA}(\ell, v); Ld_{NA}(\ell) \rightsquigarrow St_{NA}(\ell, v); C \quad \text{(NA-RAW)}
\]

where \( C \) does not have any release-acquire pair nor any accesses of location \( \ell \). For NA-OW, these conditions ensure that the only reads reading from the eliminated store are actually racy, and hence do not need to read from there. Similarly, for NA-RAW, one can show that the eliminated load can always read from the preceding store because there can be no other same-location write in between.

### 6.3 Speculative Load Introduction

One sound and occasionally useful transformation is to insert a load, whose value is just never used. Assuming that the address, whence the inserted load reads, is valid and allocated, this transformation is trivially correct according to our LLVM model. The load introduction is, however, incorrect according to the C11 model, because it may introduce a data race (and hence undefined behavior in C11). LLVM frequently performs such load introductions in the “simplify CFG” pass, e.g., when hoisting loads outside of conditionals.

### 6.4 Access Strengthening

Finally, a sound, but not so useful, transformation is strengthening the memory order of memory accesses, i.e., converting some access, of the program into access, of where \( o \sqsubseteq o' \). For example, a non-atomic write may be changed into a release write. Soundness of access strengthening follows directly from the monotonicity property of the LLVM model. Given \( P \xrightarrow{\text{strengthen}} P' \), we show that that for each \( G' \in [P']_{LLVM} \), then we can construct a similar event structure in \([P]_{LLVM}\) (actually, the same modulo memory orders).

### 7. Compilation to x86-TSO and Power

The LLVM compiler generates target code for various architectures including x86 and Power. In this section, we show that the standard compilation schemes from LLVM to x86-TSO and Power shown in Figure13 are correct.
7.1 Compilation to x86-TSO

In x86, almost all shared accesses get compiled down to plain mov instructions, which serve as both loads and stores. The two exceptions are: (1) sequentially consistent stores, whose compilation includes a memory fence (mfence) after the actual store, and (2) atomic updates, such as compare-swap, which get compiled to special ‘locked’ instructions.

The correctness of compilation to TSO follows easily from our existing results. First, by monotonicity, we can strengthen all non-atomic accesses of a program to become release stores or acquire loads. (Note that the compilation schemes for non-atomic accesses and the corresponding release/acquire accesses are identical, so we do not incur any performance penalty by this strengthening.) Next, by the DRF-RA theorem, since there are no non-atomic accesses left in the program (and thus no races), the semantics of the program according to the LLVM model corresponds exactly to that according to the RA model. Further, it is well-known that aforementioned compilation scheme to TSO is correct for release/acquire and SC accesses [2]. Putting everything together, we get that the compilation mappings from LLVM to x86-TSO [22] is correct.

7.2 Compilation to Power

The shared memory access instructions in the Power architecture are load (lwz), store (stw), load-linked (lwarx) and store-conditional (stwcx) along with various fence instructions such as hwsync (hardware sync), lwzsync (lightweight sync), isync (instruction sync).

As mappings in the Figure 13 show, the non-atomic accesses do not require any fence, release and SC stores have lightweight and full fence respectively before the store. The acquire and SC loads place an lwsync fence after the load. In addition, SC loads also place a full fence before the load. Updates are implemented using a loop with load-linked and store-conditional instructions, and have fences at both ends.

For the correctness proof, we use the empirically validated axiomatic memory model of Power by Alglave et al. [1] and a recent result by Lahav and Vafeiadis [15]. This result reduces the correctness of compilation to Power to the correctness of reordering independent plain memory accesses of different locations and the correctness of compilation to a stronger model, SPower, which strengthens the Power model of Alglave et al. [1] with the acrylic (po ∪ rf) requirement. The full definition of SPower and the LLVM to SPower compilation correctness proof can be found in [8].

8. Related Work and Conclusion

Our work is the first to formalize a non-trivial fragment of the concurrency model of LLVM. Earlier work [20] [28] has studied LLVM’s memory model only for sequential programs. Our formal concurrency model is based on the informal descriptions in the LLVM language reference manual [19]. These descriptions often refer to the C/C++11 memory model [10] [11], which they follow quite closely, both in terms of concurrency primitives and reordering constraints. The major difference, as discussed in Chakraborty and Vafeiadis [2], is the treatment of the read-write data races, whose modelling has been the main subject of this paper. The LLVM informal specification also provides constructs corresponding to C/C++11 relaxed and Java ordinary accesses, which are beyond the purview of this work.

Prior to our work, Pichon-Pharabod and Sewell [23] and Jeffrey and Riely [12] introduce memory models based on event structures as attempts to solve the out-of-thin-air problem of relaxed memory models (see [3] [5] for discussions about the problem and some of its implications). Both models attempt to capture all the executions of a program in a single event structure and start with an event structure recording all the potential executions of a program.

Pichon-Pharabod and Sewell [23] have an operational semantics that gradually simplifies the event structure, by either committing an event and pruning the event structure, or transforming it as part of an optimization step. Our operational semantics is of a very different flavor to theirs; we do not attempt to prune a big event structure, but rather enlarge a small event structure.

Jeffrey and Riely [12] target Java and therefore do not guarantee read-read coherence. Their model, however, fails to validate the reordering of independent read events, as shown in §8 of their paper. LLVM’s semantics for read-write races is weaker than that of Java, and thus we do not have any problems with read-read reorderings.

Finally, Kang et al. [13] very recently proposed a promising solution to the out-of-thin-air problem, which is based on operational semantics with timestamps and a special reduction step that allows a thread to make a locally certifiable promise to perform a write. While the set up there is quite different from our event structures, it would be extremely useful if one can combine the approaches to extend our semantics to handle LLVM’s monotonic accesses. We leave this as future work.

### Figure 13. Compilation schemes to x86 and Power.

<table>
<thead>
<tr>
<th>LLVM</th>
<th>x86-TSO</th>
<th>Power</th>
</tr>
</thead>
<tbody>
<tr>
<td>storeNA</td>
<td>mov</td>
<td>stw</td>
</tr>
<tr>
<td>storeREL</td>
<td>mov; mfence</td>
<td>lwsync; stw</td>
</tr>
<tr>
<td>loadNA</td>
<td>mov</td>
<td>lwz</td>
</tr>
<tr>
<td>loadACQ</td>
<td>mov</td>
<td>lwz; lwsync</td>
</tr>
<tr>
<td>CASACQ,REL</td>
<td>lock cmpxchg</td>
<td>lwsync; M; lwsync</td>
</tr>
<tr>
<td>CASSC</td>
<td>lock cmpxchg</td>
<td>hwsync; M; lwsync</td>
</tr>
</tbody>
</table>

where $M \triangleq L$: lwarx; cmpw; bne $L'$; stwcx.; bne $L$; $L'$.
References


A. Definitions and Rules

A.1 Definitions

We summarize the auxiliary definitions used in the paper.

Access Types

\[ \text{Acq} \triangleq \{ e \mid e.\text{ord} \sqsubseteq \text{ACQ} \} \]
\[ \text{NA} \triangleq \{ e \mid e.\text{ord} = \text{NA} \} \]
\[ \text{Rel} \triangleq \{ e \mid e.\text{ord} \sqsubseteq \text{REL} \} \]
\[ \text{SC} \triangleq \{ e \mid e.\text{ord} = \text{SC} \} \]

Preliminary Relations

\[ \text{locs} \triangleq \{(e, e') \mid e.\text{loc} = e'.\text{loc} \} \]
\[ [A](x, y) \triangleq x = y \land x \in A \]
\[ \text{one}(A) \triangleq \exists x, y. (x \in A \lor y \in A) \]
\[ (R; S)(x, y) \triangleq \exists z. R(x, z) \land S(z, y) \]

Relations on Event Structure

\[ \text{brf} \triangleq (\text{rf}^{-1})^* \]
\[ \text{G.cf} \triangleq (\text{G.po}^{-1}; \text{G.po}) \setminus (\text{G.po} \cup \text{G.po}^{-1}) \]
\[ \text{G.sw} \triangleq \text{[Rel]}\text{G.rf} \setminus \text{[Acq]} \]
\[ \text{G hb} \triangleq (\text{G.po} \cup \text{G.sw})^+ \]
\[ \text{G race} \triangleq (\text{locs} \cap \text{one}(W) \cap \text{one}(\text{NA})) \setminus (\text{G hb} \cup \text{G hb}^{-1}) \]
\[ \text{G po} \mid \text{locs} \triangleq \text{po} \setminus \text{locs} \]
\[ \text{G fr} \triangleq (\text{G.rf}^{-1}; \text{G.wb}) \setminus [\text{G.V}] \]
\[ \text{G hb sc} \triangleq \text{[SC]} \setminus \left( (\text{hb} \cap \text{locs}) \cup \text{po} \mid \text{locs} \cup \text{hb} \cup \text{po} \mid \text{locs} \right) \]
\[ \text{G wb} \triangleq ([W] \setminus (\text{G.brf} \cap (\text{G hb} \cap \text{locs}) \cap \text{G.brf})) \setminus \text{G.brf} \]
\[ [W] \]

Functions

\[ \text{WWrace}(G) \triangleq \exists w, w' \in W. \text{G.race}(w, w') \]
\[ \text{hbW}(G, e) \triangleq \exists w \in W. (w, e) \in (\text{G hb} \cap \text{locs}) \]
\[ \text{AddRF}(G, e, e') \triangleq (\text{G.V}, \text{G.po}, \text{G.rf} \cup \{(e, e')\}) \]

A.2 Event Structure Construction Rules

We also repeat the event structure rules in Figure 14.

\[ e \in V \quad \forall e'' \in V. \quad e'.\text{id} \neq e''.\text{id} \]
\[ e.\text{code} \xrightarrow{e'.\text{lab}} e''.\text{code} \]
\[ \forall e''. \quad \text{po}(e, e'') \implies e''.\text{lab} \neq e'.\text{lab} \quad \text{(BASIC)} \]
\[ \langle V, \text{po}, \text{rf} \rangle \xrightarrow{e'} \langle V \cup \{e'\}, (\text{po} \cup \{(e, e')\})^+, \text{rf} \rangle \]
\[ \text{WWrace}(G) \quad G' \xrightarrow{e'} G' \quad G' \xrightarrow{R'} G' \quad \text{(NON-READ)} \]
\[ \frac{G' \xrightarrow{e'} G''}{G \xrightarrow{R} G'} \quad \text{(R-UNINIT)} \]
\[ \frac{G' \xrightarrow{e'} G''}{G \xrightarrow{R} G'} \quad e' \in R \quad e'.\text{val} = \text{u} \quad \text{G'.hbW(e')} \quad \exists w, \text{G'.race}(w, e') \quad \text{G} \xrightarrow{e'} G'' \quad \text{(R-RACE)} \]
\[ \frac{G' \xrightarrow{e'} G''}{G \xrightarrow{R} G'} \quad e' \in R \quad e'.\text{val} = w \text{.wwal} \quad e'.\text{val} \neq \text{w.wwal} \quad \text{G'.hbW(e')} \quad -\text{G'.race}(w, e') \quad \text{G''} = \text{AddRF}(G', w, e') \quad \text{isCons(G'')} \quad \text{(R-NORACE)} \]

Figure 14. Event structure reduction steps.
B. Proofs of DRF Theorems

RA-consistency.

The formal definition:

- Let $G \rightarrow_{RA} G'$ and $G \rightarrow_{RA} G'$ be defined exactly as $G \rightarrow G'$ and $G \rightarrow G'$ but without the rule $R$-RACE.

- $[P]_{RA} \triangleq \{G | G\text{init}(P) \rightarrow_{RA} G\}$.

Proposition 1. If $G \in [P]_{RA}$, then $G.rf \subseteq G.hb$.

Proof. We apply induction on the length of the event structure construction for $G$.

We consider two cases

(i) case $G = G\text{init}(P)$. In this case $G.rf = \emptyset$ and $G.rf \subseteq G.hb$ trivially holds.

(ii) case $G \neq G\text{init}(P)$. This case let $G\text{init}(P) = G_0 \rightarrow G_1 \rightarrow \ldots \rightarrow G$. Apply induction on the length of the event structure $G$.

Consider the event structure $G_i$ is RA-consistent and $\forall 0 \leq k \leq i G_k \epsilon [P]_{RA}$. As a result, $G_i.rf \subseteq G_i.hb$.

We append an event $e$ in the event structure $G_i$ and construct $G_{i+1}$.

The possible cases are

case (1) $e \in [St]$. Apply (NON-READ) rule. It does not result in any new $rf$ edge. As a result $G_{i+1}.rf \subseteq G_i.rf$.

case (2) $e \in [R]$.

- case (2.1) $\neg G_i.rf \wedge (e)$. Apply (R-UNINIT). It does not result in any new $rf$ edge. As a result $G_i.rf \subseteq G_i.rf$.

- case (2.2) $G_i.rf \wedge (e)$. Identify the write $w \in (G_i,V \wedge W)$ such that $w.loc = r.loc$ and $w \in wb$-maximal in $G_i.V$ i.e., there is no write $w'$ such that $w' \in (G_i,V \wedge W)$ and $w'.loc = r.loc \wedge G_i.wb(w,w')$. The read event $e$ reads from $w$ by (R-NORACE) rule. Note that, it does not create any $fr$ edge starting from $e$ and hence appending $e$ reading from $w$ is not constrained by any consistency rule. Hence, $G_i.rf = G_i.rf \cup \{(w,r)\}$ and $G_i.hb = G_i.hb \cup \{(w,r)\}$.

As a result, $G_{i+1}.rf \subseteq G_i.rf$.

RW-race (RWrace). The formal definition:

$\text{RWrace}(G) \triangleq \exists w,r \in G.V. r \in R$

$\land w \in W \wedge G.race(w,r)$

Lemma 5. If $\text{RWrace}(G)$ and $G \rightarrow G'$, then $\text{RWrace}(G')$.

Proof. Let $r$ be the first racy read in $G$ i.e. there is no $r'$ in the $(po \cup rf)^+$-prefix of $r$ which is racy. Such an $r$ exists as $G$ is $(po \cup rf)$ acyclic by construction.

In this case there exists a write $w$ in $G$ such that $(w,r)$ races and there is no $(po \cup rf)$ path from $w$ to $r$.

Considering all rules of event structure construction, we cannot create and event structure $G'$ such that $(w,r) \in (po \cup rf)^+$ and hence in $(w,r)$ races in $G'$. As a result, $\text{RWrace}(G')$ holds.

We relate read-write races and the reads which return $u$ in the following lemma.

Lemma 6. $\forall P. G \in [P]_{LLVM}. \text{RWrace}(G) \implies \exists r \in G.V. r.val = u$

Proof. Follows from the event structure construction rules that there is a racy read write event pair $(w,r)$.

$\exists w,r \in G.V. G.race(w,r)$

The possible cases are:

case (i) the racy read $r$ returns $\text{undef}$ i.e. $r.val = u$.

case (ii) the read $r$ races with $w$ but reads from some other write i.e. $\neg r.rf(w,r)$. In this case by the event construction rules, there is another read $r'$ in conflict with $r$ which is in race with $w$ and returns $u$

$\exists r' \in G.V. G.cf(r,r') \land r'.val = u$

Lemma 1. If an LLVM-consistent event structure $G$ has no read-write races, then $G$ is also RA-consistent.

Formal statement:

$\forall P. G \in [P]_{LLVM}. \neg \text{RWrace}(G) \implies G \in [P]_{RA}$

Proof. From $G \in [P]_{LLVM}$, we know that $G\text{init}(P) = G_0 \rightarrow G_1 \rightarrow \ldots \rightarrow G_k = G$ for some $k \geq 0$.

From Lemma[5] we get that $\neg \text{RWrace}(G_i)$, for all $0 \leq i \leq k$. So all the $G_i \rightarrow G_{i+1}$ steps are also $G \rightarrow_{RA} G'$ steps, and hence $G \in [P]_{RA}$.

Lemma 2. Given a program $P$ and an LLVM-consistent event structure of $P$ with a read-write race, there exists some RA-consistent event structure of $P$ with a read-write race.

Formal statement:

$\forall P. G \in [P]_{LLVM}. \text{RWrace}(G) \implies \exists G' \in [P]_{RA}. \text{RWrace}(G')$

Proof Outline. To prove this lemma, we consider the construction of the racy event structure: there must be a point during its construction where a read-write race was first introduced; i.e., there was a transition $G \rightarrow G'$, where $G$ has no read-write races, but $G'$ has a read-write race. Clearly, the race must involve the newly added event. If the rule applied was not $R$-RACE, the same rule can be applied according to the RA-semantics. If, however, $R$-RACE was applied, then instead we add a read event (possibly returning a different value) that reads from some visible happens-before write or (in case of an SC read, of the last global write if it is visible). In the constructed event structure, the read races with the write operation which was its earlier justifier.

Proof. By induction on the size of $G$.
**case (i)**  No read returns \( u \) i.e. \( \forall r \in G.V. r.rval \neq u \).

In this case a read \( r \) reads from a write \( w \) such that \( G.hb(w, r) \land G.rf(w, r) \) holds.

Take \( G' = G \); \( G' \) is RA-consistent because \( G'.rf \subseteq G'.hb \). If RWrace\((G)\) holds due to \( r \) then RWrace\((G')\) also holds.

**case (ii)** otherwise i.e. \( \exists r \in G.V. r.rval = u \).

We identify a read \( r \) such that it returns \( u \) and its \( (G.po \cup G.rf)^+ \) execution prefix has no read which returns \( u \).

\( r.rval = u \wedge \not \exists r'. (r', r) \in (G.po \cup G.rf)^+ \land r'.rval = u \)

(1) \( r \) is uninitialized. Take \( G' = G \); \( G' \) is RA-consistent because \( G'.rf \subseteq G'.hb \). If RWrace\((G)\) holds due to \( r \) then RWrace\((G')\) also holds.

(2) \( r \) is initialized and \( r.rval = u \).

Which means \( \exists w \in G.V. G.race(w, r) \).

We discard \( r \) and all the events such that \( (r, e) \in (G.po \cup G.rf)^+ \) along with the \( G.po \) and \( G.rf \) edges and obtain \( G'' \). More formally,

\[ V_1 = \{ e \mid (e = r) \lor (r, e) \in (G.po \cup G.rf)^+ \} \]
\[ G''.V = G.V \setminus V_1, \]
\[ G''.po = G.po \setminus \{ (\_, e) \mid e \in G.V_1 \}, \]
\[ G''.rf = G.rf \setminus \{ (\_, e) \mid e \in G.V_1 \}. \]

Then we append back \( r' \) in place of \( r \) which reads from a immediate happens before visible race and writes with \( w \). We observe that \( w, r' \in G''.V \) since acyclic\((G'.po \cup G'.rf)^+\). As a result we can apply the induction hypothesis and construct \( G' \).

Therefore, \( G' \) is RA-consistent and RWrace\((G')\) holds. \( \square \)

**Read-Write-DRF-RA (RWDRFRA)** The formal definition:

\[ RWDRF_{RA}(P) \overset{\text{def}}{=} \exists G. G \in [P]_{RA} \land RWrace(G) \]

**Theorem 1 (DRF-RA).** If under RA consistency, a program has no read-write races, then its LLVM-consistent behaviors coincide with its RA-consistent ones.

The formal description of the DRF-RA theorem:

\[ \forall P. RWDRF_{RA}(P) \implies [P]_{LLVM} = [P]_{RA} \]

**Proof.** Assume \( RWDRF_{RA}(P) \) holds on a program \( P \). In that case we show,

\[ [P]_{LLVM} \subseteq [P]_{RA} \land [P]_{RA} \subseteq [P]_{LLVM} \]

First, we show that \([P]_{LLVM} \subseteq [P]_{RA}\).

We show that for all LLVM-consistent event structure \( G \) i.e. \( \forall G \in [P]_{LLVM} \); either \( G \) has no read-write race or there is another RA-consistent event structure \( G' \) which has read-write race.

\[ \forall G \in [P]_{LLVM}. \neg RWrace(G) \]
\[ \lor \exists G' \in [P]_{RA}. RWrace(G') \]

Now we consider the two cases:

**case (i)** \( \neg RWrace(G) \).

From Lemma 1 \( G \) is also RA-consistent; \( G \in [P]_{RA} \).

**case (ii)** \( RWrace(G) \).

From Lemma 2 there exists an RA-consistent read-write racy event structure \( G' \) i.e.

\[ \exists G' \in [P]_{RA}. RWrace(G') \]

But it contradicts the assumption that \( RWDRF_{RA}(P) \).

Hence \([P]_{LLVM} \subseteq [P]_{RA}\) holds.

The other direction; \( [P]_{RA} \subseteq [P]_{LLVM} \) trivially holds. \( \square \)

**Release-Acquire-Race (RARace).** The formal definition:

\[ RARace(G) \overset{\text{def}}{=} \exists a, b \in G.V. G.conc(a, b) \land a.loc = b.loc \land \neg(a.ord = SC \lor b.ord = SC) \land (a \in W \lor b \in W) \]

**Lemma 3.** If an RA-consistent event structure \( G \) is RA-race-free, then \( G \) is OSC-consistent.

The formal description:

\[ \forall P. \forall G \in [P]_{LLVM}. \]
\[ \neg RARace(G) \implies G \in [P]_{SC} \]

**Proof Outline** Essentially, the lack of RA races means that any two same-location writes are either both SC-writes or they are ordered either by happens-before and therefore also by writes-before.

**Proof.** We prove this by contradiction.

Assume \( G \) is an LLVM-consistent event structure without RA-race; but \( G \) is not SC-consistent.

\[ \exists G. G \in [P]_{LLVM} \land \neg RARace(G) \land G \notin [P]_{SC} \]

We identify a read \( r \) on location \( X \) in \( G \) which has not read from the latest write on \( X \) during the construction of \( G \); and there exists no such \( r' \) in the \((G.po \cup G.rf)^+\) prefix of \( r \).

\[ \exists X, r, w'. G.rf(w, r) \land iswrite_X(w') \land \neg G.hb(r, w') \]

Following cases are possible:

**case (i)** \( w'.ord = SC \land r.ord = SC \).

In this case \( r \) does not violate SC-semantics. But the assumption \( G \notin [P]_{SC} \) is not satisfied.
\[ \text{case (ii) } \text{G.RArace}(w', r). \]

It violates the antecedent \( \neg \text{RArace}(G) \).

Hence the lemma holds. \( \square \)

**Lemma 4.** For each RA-racy LLVM-consistent event structure there is a RA-racy OSC-consistent event structure.

The formal description:

\[ \forall P. \forall G \in [P]_{LLVM}. \text{RArace}(G) \implies \exists G' \in [P]_{SC} \land \text{RArace}(G') \]

**Proof Outline.** We identify the prefix in the event structure which contains no RA-race and the first RA-race. Next, we check from which accesses the events of the first race were created. We create the events from those two accesses and append them in the event structure. In this case if a generated event is a read then it is justified by some happens-before prefix of the non-RA-racy event structure prefix. At the same time these events have RA-race with the generated events from the other access. As a result the constructed event structure is sc-consistent and at the same time RA-racy.

**Proof.** In the LLVM-consistent event structure \( G \), we identify the first race \( G.\text{RArace}(w, r) \) on location \( X \) such that there exists no \( w_1 \) and \( r_1 \) in \( (G.\text{po} \cup G.\text{rf})^+ \) prefix of \( w \) and \( r \) respectively such that \( G.\text{RArace}(w_1, r_1) \). We identify \( G_1 \) excluding \( w, r \) and all the following events in \( (\text{po} \cup \text{rf})^+ \).

Let \( e_w \) and \( e_r \) be the events such that \( G.\text{po}(e_w, w) \) and \( G.\text{po}(e_r, r) \). Identify \( G_1 \) excluding \( w, r \) and all the following events in \( (\text{po} \cup \text{rf})^+ \).

- \( \text{Let } V_1 = \{w, r\} \cup \{e \mid (w, e) \in (G.\text{po} \cup G.\text{rf})^+ \} \)
- \( G_1.\text{V} = G.\text{V} \setminus V_1 \)
- \( G_1.\text{po} = G.\text{po} \setminus \{(., e) \mid e \in V_1\} \)
- \( G_1.\text{rf} = G.\text{rf} \setminus \{(., e) \mid e \in V_1\} \)

Following cases are possible.

**case (i) \( \text{iswrite}(w) \land \text{isread}(r) \).**

Let \( w \) and \( r \) is generated from the commands \( C_w \) and \( C_r \) respectively.

Now append \( \text{Ev}(C_r) \) in \( G_1 \) after \( e_r \) to create \( G_2 \) i.e. \( G_2.\text{po}(e_r, \text{Ev}(C_r)) \) where \( \text{Ev}(C_r) \) is justified by some existing write \( w' \) i.e. \( w' \in G_1.\text{V} \cup G_2.\text{rf}(w', e_r) \).

If no such \( w' \) exists then \( \text{Ev}(C_r) \) is uninitialized and returns \( u \).

Next, we append \( w \) in \( G_2 \) to create \( G_3 \) i.e. \( G_3.\text{po}(e_w, w) \).

If \( w \) is an update event then it is justified by same \( w' \in G.\text{V} \).

**Note that** \( G_3 \in [P]_{SC} \land \text{RArace}(G_3) \).

We construct \( G' \) from \( G_3 \) by continuing with the event structure construction rules.

Hence \( G' \in [P]_{SC} \land \text{RArace}(G') \).

**case (ii) \( \text{iswrite}(w) \land \text{iswrite}(r) \land \neg(\text{isrmw}(w) \lor \text{isrmw}(r)) \).**

we append \( w \) and \( r \) in \( G_1 \) to create \( G_2 \) i.e. \( \text{po}(\sigma_w, w) \land \text{po}(\sigma_r, r) \).

Hence \( G_2 \in [P]_{SC} \land \text{RArace}(G_2) \).

We construct \( G' \) from \( G_2 \) by continuing with the event structure construction rules.

Hence \( G' \in [P]_{SC} \land \text{RArace}(G') \).

Finally, we show that the LLVM memory model follows the DRF\(_{SC}\) property.

**DRF-SC (DRF\(_{SC}\)).** The formal definition:

\[ \text{DRF}_{SC}(P) \overset{\text{def}}{=} \\exists G. G \in [P]_{SC} \land \text{RArace}(G) \]

**Theorem 2 (DRF-OSC).** If a program is RA-race-free under OSC, then OSC and LLVM consistency coincide.

The formal description of the DRF-SC theorem:

\[ \forall P. \text{DRF}_{SC}(P) \implies [P]_{LLVM} = [P]_{RA} = [P]_{SC} \]

**Proof.** Two cases.

**case(i) \( \forall P. \text{DRF}_{SC}(P) \implies [P]_{LLVM} = [P]_{RA} \)**

Note that \( \text{DRF}_{SC}(P) \implies \text{RWDRF}_{RA}(P) \).

In that case \([P]_{LLVM} = [P]_{RA}\) from Theorem 1.

**case(ii) \( \forall P. \text{DRF}_{SC}(P) \implies [P]_{LLVM} = [P]_{SC} \)**

Assume \( \text{DRF}_{SC}(P) \) holds on a program \( P \).

First, we show that \([P]_{LLVM} \subseteq [P]_{SC} \).

- Let \( \forall G \in [P]_{LLVM} \).

**case (1) \( \neg \text{RArace}(G) \).**

- From Lemma 3 \( G \in [P]_{SC} \).

**case (2) \( \text{RArace}(G) \).**

- From Lemma 4 there exists sc-consistent RA-consistent event structure \( G' \).

\[ \exists G' \in [P]_{SC} \land \text{RArace}(G') \]

It contradicts the assumption that \( \text{RWDRF}_{SC}(P) \).

The other direction: \([P]_{SC} \subseteq [P]_{LLVM} \) trivially holds.

As a result the DRF-SC theorem holds. \( \square \)
C. Reordering Optimizations

Given a relation $R$, we write $\overrightarrow{R}$ for the immediate subrelation of $R$; that is, $\overrightarrow{R}(a, b) \triangleq R(a, b) \wedge \exists c. R(a, c) \wedge R(c, b)$.

Let $C_a$ and $C_b$ be the two independent adjacent accesses to be reordered. Let $A$ (resp. $B$) be the set of events generated from $C_a$ (resp. $C_b$).

Expand & Collapse Since $C_a$ and $C_b$ are adjacent, all the immediate successors of events in $A$ belong to the set $B$. There may, however, be events in $A$ that have multiple successors (in $B$). To simplify the definition of reordering at the level of event structures, we will first expand the source event structure so that each event in $A$ has a unique successor.

Let an event $a$ from the set $A$ have po-successor events $b$ and $b'$ in $B$. We define expand$(G, a, b')$ to extend $G$ with a new event $a'$ with same label as $a$ and make $b'$ be the po-successors of the new event $a'$ instead of $a$.

$$\text{expand}(G, a, b') \triangleq G'$$

where

$$G'.N = G.N \cup \{a' \}$$

$$G'.po = \left( \left\{ \left( a, x \right) \mid \left( b', x \right) \in G.po^* \right\} \cup \left\{ \left( x, a' \right) \mid \left( c, x \right) \in G.po \right\} \right)^+$$

$$G'.rf = G.rf \cup \left\{ \left( x, a' \right) \mid \left( x, a \right) \in G.rf \right\}$$

$$a'.lab = a.lab$$

We repeatedly apply expand$(G, a, b')$ to expand the set $A$ to $A'$ until each event in $A'$ has a unique immediate successor (in $B$).

We also define the inverse transformation that collapses to events $a$ and $a'$ that have the same label (lab) and the same po-predecessor.

$$\text{collapse}(G, a, a') \triangleq G'$$

where

$$G'.N = G.N \setminus \{a' \}$$

$$G'.po = \left( \left\{ \left( a, x \right) \mid \left( a', x \right) \in G.po \right\} \cup \left\{ \left( x, a' \right) \mid \left( x, a \right) \in G.po \right\} \right)^+$$

$$G'.rf = G.rf \setminus \left\{ \left( x, a' \right) \mid \left( x, a \right) \in G.rf \right\}$$

Definitions We define the successor and predecessor (Pred) for the set of events $A$ and $B$ with respect to a relation $R$.

Definition 1. $\text{succ}(R, A, B) \triangleq \forall a \in A, c \in V, \exists b \in B. \left( (R(a, c) \wedge (b \neq c) \right) \implies R(b, c)$$

Definition 2. $\text{pred}(R, A, B) \triangleq \forall b \in B, c \in V, \exists a \in A. \left( (R(c, b) \wedge (a \neq c) \right) \implies R(a, c)$$

Definition 3. $\text{Adj}(R, A, B) \triangleq \forall a \in A, b \in B, c \in V. \left( a.\text{tid} = b.\text{tid} \right) \wedge \text{succ}(R, A, B) \wedge R(b, c) \implies R(a, c)$$

Definition 4. $\text{Reord}(A, B) \triangleq (A \cap B = \emptyset) \wedge \text{Adj}(\text{po}, A, B) \wedge (b, a, c, a) \in A \wedge b \in B, c \in V. \left( (a.\text{loc} = b.\text{loc} \right) \wedge (-\text{A.ord} = \text{sc} \wedge \text{B.ord} = \text{SC})$$

Proofs We now proceed to the safe reordering proofs on the expanded event structure.

Lemma 7. $(\text{pred}(R, B, A) \wedge \text{succ}(R, B, A) \wedge (A \cap B = \emptyset)) \implies (R^\text{+}(B \times A) \cup (A \times B))^+ \subseteq (R^\text{+}(B \times A) \cup (A \times B))$

Proof. We prove by induction on transitive closure of $R$.

Base Case.

$(R^\text{+}(B \times A) \cup (A \times B))^+ \subseteq (R^\text{+}(B \times A) \cup (A \times B))$

The case holds by monotonicity.

The induction step.

$(R^\text{+}(B \times A) \cup (A \times B)) \circ (R^\text{+}(B \times A) \cup (A \times B)) \subseteq (R^\text{+}(B \times A) \cup (A \times B))$

It is sufficient to show

(i) $(R^\text{+}(B \times A)) \circ (R^\text{+}(B \times A)) \subseteq R^+ \wedge (B \times A) \notin (R^\text{+}(B \times A)) \circ (R^\text{+}(B \times A))$

(ii) $(R^\text{+}(B \times A)) \circ (A \times B) \subseteq R^+ \wedge (B \times A) \notin (R^\text{+}(B \times A)) \circ (A \times B)$

(iii) $(A \times B) \circ (R^\text{+}(B \times A)) \subseteq R^+ \wedge (B \times A) \notin (A \times B) \circ (R^\text{+}(B \times A))$

(iv) $(A \times B) \circ (A \times B) \subseteq R^+ \wedge (B \times A) \notin (A \times B) \circ (A \times B)$

\text{case (i)} It is sufficient to show

$(R^\text{+}(B \times A)) \circ (R^\text{+}(B \times A)) \subseteq (R^\text{+}(B \times A))$

It is sufficient to show

$(R^\text{+}(B \times A)) \circ (R^\text{+}(B \times A)) \subseteq R^+$

\text{case (ii)} $(A \times B) \notin (R^\text{+}(B \times A)) \circ (R^\text{+}(B \times A))$

\text{Assume} $\exists c \in V. (b, c) \in (R^\text{+}(B \times A)) \wedge (c, a) \in (R^\text{+}(B \times A))$

Where $b \in B \wedge a \in A$. From the definition of $\text{succ}(R, B, A)$ we know $c \in A$. Hence $(b, c) \notin (R^\text{+}(B \times A))$ which is a contradiction.

\text{case (iii)} $(A \times B) \notin (R^\text{+}(B \times A)) \circ (R^\text{+}(B \times A))$

\text{Assume} $\exists b \in B \wedge a \in A. (b, a) \in (R^\text{+}(B \times A))$ from the definition of $\text{succ}(R, B, A)$.\n
\text{case (iv)} $(A \times B) \circ (A \times B) = \emptyset$ since $\exists b \in B \wedge a \in A. (b, a) \in (R^\text{+}(B \times A))$.\n
Let $R^S$ and $R^T$ be the set of $R$ relations in the source and the target event structures $G^S$ and $G^T$ respectively. Also $e^S$ and $e^T$ refers to an event $e$ in the the event structure before and after the reordering respectively.

Next, we choose the hb relation and show that a safe reordering of adjacent event sets $A$ and $B$ would result in more hb relations in the target compared to the source event structure.

Lemma 8. $\text{pred}(\text{hb}^T, B, A) \wedge \text{succ}(\text{hb}^T, B, A)$

$\implies (\text{hb}^T \setminus (B \times A) \cup (A \times B))$
Proof. From Lemma[7] \( \text{po}^S = \text{po}^T \setminus (B \times A) \cup (A \times B) \).
Also we choose \( R = (\text{po}^T \setminus R') \) where \( R' \) is some other relation independent of \( \text{po}^T \).

Hence
\[
(R \setminus (B \times A) \cup (A \times B)) \cap (R \setminus (B \times A) \cup (A \times B)) = (\text{po}^T \setminus R') \cup (A \times B) \\
\implies ((\text{po}^T \setminus R') \cup (A \times B)) \cap ((\text{po}^T \setminus R') \cup (A \times B))
\]
\[
((\text{po}^T \setminus R') \cup (A \times B)) \cap ((\text{po}^T \setminus R') \cup (A \times B))
\]

\[
((\text{po}^T \setminus R') \cup (A \times B)) \cap ((\text{po}^T \setminus R') \cup (A \times B))
\]

From Lemma[9] \( (\text{hb}^T \cup \text{conc}^T = \text{hb}^T \cup \text{conc}^T) \).
As a result, \( \text{hb}^T \cup \text{conc}^T \subseteq \text{conc}^T \).

A reordering does not change the direction of \( \text{happen-before} \) between a pair of events on the same location.

Lemma 12. \((\text{hb}^S \subseteq \text{hb}^T \setminus (B \times A) \cup (A \times B)) \implies \text{hb}^S \subseteq \text{hb}^T \cup \text{conc}^T \)

Proof. We prove this by contradiction.
Assume such \( \exists a, b. \text{hb}^S(a, b) \land \text{hb}^T(b, a) \).
In that case \( a \in A \land b \in B \).
However, we already know that \( a \in A \land b \in B \implies a.\text{loc} \neq b.\text{loc} \)
Hence the contradiction.

We show that in a safe reordering a read operation reads subset of values in the target compared to the source. Let \( r^S \) and \( r^T \) represents an event \( r \) before and after the reordering.

Lemma 13. \((\text{hb}^S \subseteq \text{hb}^T \setminus (B \times A) \cup (A \times B)) \implies \forall r^T \exists r^S. r^T.\text{rval} \leq r^S.\text{rval} \)

Proof. A read can be initialized or uninitialized.

case (i) \( r^T \) is initialized.
We know \( \text{conc}^T \subseteq \text{conc}^S \) (Lemma[10]) and \( \text{hb}^T \subseteq \text{hb}^S \cup \text{conc}^S \) (Lemma[11]).
Let \( r^T(w^T, r^T) \) and \( r^S(w^S, r^S) \) holds. Considering both the source and target event structure following cases are possible:

- \( \text{hb}^T(w^T, r^T) \land \text{hb}^S(w^S, r^S) \).
  In this case \( r^T.\text{rval} = r^S.\text{rval} \).
- \( \text{hb}^T(w^T, r^T) \land \text{conc}^S(w^S, r^S) \).
  In this case \( r^S.\text{rval} = \text{u} \) and hence \( r^T.\text{rval} \leq r^S.\text{rval} \) holds.
- \( \text{conc}^T(w^T, r^T) \land \text{conc}^S(w^S, r^S) \).
  In this case \( r^T.\text{rval} = r^S.\text{rval} = \text{u} \) and hence \( r^T.\text{rval} \leq r^S.\text{rval} \) holds.

Note that \( r^T \) does not read from any write \( w^T \) in target such that
\[
(1) \ \text{conc}^T(w^T, r^T) \land \text{hb}^S(w^S, r^S) \ 
\text{since} \ \text{conc}^T \subseteq \text{conc}^S \text{ (Lemma)[10]} \\
(2) \ \text{hb}^T(w^T, r^T) \land \text{hb}^S(w^S, r^S) \ 
\text{since} \ \text{hb}^T \subseteq \text{hb}^S \cup \text{conc}^S \text{ (Lemma)[12]}. \\
\]
D. Examples of Unsafe reorderings

Consider the reordering in the following example:

\[
X_k := 4; \quad \Rightarrow y_{\text{acq}} := 4; \quad \begin{cases} \frac{1}{2} \text{if}(y_{\text{acq}}) \\ X_{\text{na}} := 1; \end{cases}
\]

The event structure before the transformation is Figure 15.
The event structure after the transformation is Figure 16.

Consider the reordering in the following example:

\[
t := X_k; \quad \Rightarrow y_{\text{acq}} := 4; \quad \begin{cases} \frac{1}{2} \text{if}(y_{\text{acq}}) \\ X_{\text{na}} := 1; \end{cases}
\]

The event structure before the transformation is Figure 17.
The event structure after the transformation is Figure 18.

Consider the reordering in the following example:

\[
X_k := 4; \quad \Rightarrow \text{CAS}(Y, 0, 1); \quad \begin{cases} \frac{1}{2} \text{if}(y_{\text{acq}}) \\ X_k := 4; \end{cases}
\]

The event structure before the transformation is Figure 19.
The event structure after the transformation is Figure 20.
Consider the reordering in the following example:

\[ t := X_k; \]
\[ \text{CAS}(Y, 0, 1); \]
\[ t := X_k; \]

Context:

\[
\begin{align*}
- & X_{NA} := 1; \\
& Y_{REL} := 1;
\end{align*}
\]

The event structure before the transformation is Figure 21:

the event structure after the transformation is Figure 22 where the event \( a \) is created which returns \( \text{undef} \).

Consider the reordering in the following example:

\[ \text{while}(!\ Y_{ACQ}); \]
\[ \text{t} := X_k; \]
\[ \text{t} := X_k; \]
\[ \text{while}(!\ Y_{ACQ}); \]

Context:

\[
\begin{align*}
- & X_{NA} := 1; \\
& Y_{REL} := 1;
\end{align*}
\]

The event structure before the transformation is Figure 23:

the event structure after the transformation is Figure 24 where the event \( a \) is created which returns \( \text{undef} \).

Consider the reordering in the following example:

\[ \text{while}(!\ Y_{ACQ}); \]
\[ \text{t} := X_k; \]
\[ \text{t} := X_k; \]
\[ \text{while}(!\ Y_{ACQ}); \]

Context:

\[
\begin{align*}
- & X_{NA} := 1; \\
& Y_{REL} := 1;
\end{align*}
\]

The event structure before the transformation is Figure 25:

the event structure after the transformation is Figure 26 where the event \( a \) is created which returns \( \text{undef} \).
E. Elimination Optimizations

The elimination transformation (elim) generates a target program \( P^T \) by eliminating some redundant shared memory access from the source program \( P^S \).

\[ P^S \xrightarrow{\text{elim}} P^T \]

For the safety proofs we show that the elimination optimizations preserves the program behavior. To prove this, it suffices to show:

- For each consistent event structure \( G^T \) of the program \( P^T \), there exists a consistent event structure \( G^S \) of the program \( P^S \).

\[
\forall G^T \in \text{exec}(\{P^T\}_{LLVM}) \implies \
\exists G^S \in \text{exec}(\{P^S\}_{LLVM}) \
\wedge \text{Behavior}(G^T) \subseteq \text{Behavior}(G^S)
\]

- \( G^S \) is constructible.

In order to do so, given a consistent target event structure \( G^T \) we construct a source event structure \( G^S \) following the consistency rules.

We first show the safety of adjacent elimination transformations and then will consider the elimination of non-adjacent events.

In all these cases we consider a target event structure \( G^T \) and then we construct consistent event structure \( G'^T \) from the source following the construction steps of \( G^T \) except certain steps. In the construction, given an event \( e \in G^T \), the corresponding event in \( G'^T \) is \( M(e) \). If the labels of the \( e \) and \( M(e) \) are same then the events are equivalent and we use \( e \) instead of \( M(e) \) in \( G'^T \).

In these proofs let \( \text{wbsc} \triangleq \{\text{SC}; \text{wb}; \text{SC}\} \) and \( \text{frsc} \triangleq \{\text{SC}; \text{fr}; \text{SC}\} \).

**Adjacent Overwritten Write (AOW)**

\[
\text{store}_{\ell,v} \leftrightarrow \text{store}_{\ell,v} \rightarrow \text{store}_{\ell,v} \text{ when } o' \subseteq o
\]

**Proof.** Let \( w = \text{St}_o(\ell,v) \) be the event in the target event structure \( G^T \).

We follow the construction steps of target event structure \( G^T \) and construct the source event structure \( G^S \).

Let \( w \) is appended in the \( i^{th} \) step and event \( e \) is appended in \( (i - 1)^{th} \) step to \( G^T \).

The construction steps of \( G'^T \) is of the form

\[
G'_{\text{init}} \leadsto e \rightarrow G'_{i-1} \leadsto w \rightarrow G_i \leadsto \ldots
\]

We follow the \( (i - 1)^{th} \) step of \( G^T \) and construct \( G'^T \) by applying same construction rule and hence appending the equivalent event to \( G'^T \).

**Read after Write (RAW)**

\[
\text{store}_{\ell,v} \rightarrow \text{load}_{\ell,v} \rightarrow \text{store}_{\ell,v} \text{ when } o' \subseteq o
\]

**Proof.** Let \( w = \text{St}_o(\ell,v) \) be the event in the target event structure \( G^T \) from the access \( \text{store}_{\ell,v} \).

We follow the construction steps of target event structure \( G^T \) and construct the source event structure \( G^S \).

Let \( w \) is appended in the \( (i - 1)^{th} \) step and event \( e \) is appended in \( (i^{th}) \) step to \( G^T \).

Let \( w' = \text{St}_{o'}(\ell,v) \) be an event generated from the \( \text{store}_{o'}(\ell,v) \) of the source program.

We append \( w' \) to \( G'^T \) in the \( i^{th} \) step.

\[
G'_{\text{init}} \leadsto e \rightarrow G'_{i-1} \leadsto w \rightarrow G_i' \leadsto \ldots
\]

As \( w' \) is a store, \( G_i' \) is consistent.

We continue to follow the \( i^{th} \) and onwards steps of \( G' \) and append the equivalent events to \( G_i' \).

The overall construction of \( G_i' \) following the \( G \) looks as follows.

\[
G_{\text{init}} \rightarrow e \rightarrow G'_{i-1} \rightarrow w \rightarrow G_i' \rightarrow \ldots
\]

In the construction of \( G_i' \) preserves consistency.

When we follow a step in \( G \) where \( \text{(NON-READ)} \) or \( \text{(R-UNINIT)} \) is applied then we apply same rule in \( G' \) and append equivalent event.

If we apply \( \text{(R-RACE)} \) or \( \text{(R-NORACE)} \) in \( G \) then we can always apply same rule in \( G' \) as the corresponding writes are already been appended in \( G' \) similar to \( G \).

Also, considering the derived relations in \( G \) and \( G' \)

- \( G'.\text{wb}(e,w') \implies G'.\text{wb}(e,w) \land G.\text{wb}(e,w) \) and \( G'.\text{wb}(w',e) \implies G'.\text{wb}(w,e) \land G.\text{wb}(w,e) \lor w = e \).
- \( G'.\text{cf}(e,w') \implies G'.\text{cf}(e,w) \land G.\text{cf}(e,w) \) and \( G'.\text{hb}(e,w') \implies G'.\text{hb}(w,e) \land G.\text{hb}(w,e) \lor w = e. \)
- \( G'.\text{hb}(e,w) \land G.\text{hb}(e,w) \land G'.\text{hb}(e,w) \land G.\text{hb}(e,w) \lor w = e. \)
- \( G'.\text{frsc}(e,w) \implies G'.\text{frsc}(e,w) \land G.\text{frsc}(e,w) \)

Thus the introduction of \( w' \) does not introduce any new cycle in \( G' \) and \( G_i' \) is consistent.

The behaviors of the event structures \( G \) and \( G' \) are same and the transformation is safe. 

**Conclusion.**

The behaviors of the event structures \( G \) and \( G' \) are same and the transformation is safe.
The construction steps of \( G' \) is of the form
\[ G_{init} \leadsto^* w G_{i-1} \leadsto e G_i \ldots \]
We follow the \((i-1)\)th step of \( G \) and construct \( G' \) by applying same construction rule and hence appending the equivalent event to \( G' \).
\[ G'_{init} \leadsto^* w G'_{i-1} \]
Let \( r = \text{Ld}_o(\ell, v) \) be an event generated from the load \( \text{load}_o(\ell) \) of the source program. We append \( r \) to \( G' \) in the \( i \)th step which reads from the write \( w \) applying the (R-NORACE) rule.
\[ G_{init} \leadsto^* w G_{i-1} \leadsto_r G_i \]
We continue to follow the \( i \)th and onwards steps of \( G \) and append the equivalent events to \( G' \).
The overall construction of \( G' \) following the \( G \) looks as follows.
\[ G_{init} \leadsto^* w G_{i-1} \leadsto e G_i \ldots \]
\[ G'_{init} \leadsto^* w G'_{i-1} \leadsto_r G'_{i} \leadsto e G'_{i+1} \ldots \]
Also, considering the derived relations in \( G \) and \( G' \)
- \( G', \text{fr}(r, e) \Rightarrow G'.\text{wb}(w, e) \land G.\text{wb}(w, e) \)
- The event \( r \) in \( G' \) does not affect the any derived relation \( R \) among other events in \( G' \) compared to \( G \) \forall e, e' \in G.N \setminus \{r\}. G'.R(e, e') \Rightarrow G'.R(e, e') \) These also holds when \( o' = o = \text{sc} \).
Thus the introduction of \( r \) does not introduce any new cycle in \( G' \) compared to \( G \) and \( G' \) is consistent at every construction step.
As a result, the behaviors of the event structures \( G \) and \( G' \) are same and the transformation is safe.

**Read after Read (RAR)**

\[ \text{load}_o(\ell); \text{load}_o(\ell) \leadsto \text{store}_o(\ell) \text{ when } o' \subseteq o \]

**Proof.** Let \( r = \text{Ld}_o(\ell, v) \) be the event in the target event structure \( G \) resuling from memory access \( \text{load}_o(\ell) \).
We follow the construction steps of target event structure \( G \) and construct the source event structure \( G' \).
Let \( r \) is appended in the \((i-1)\)th step and event \( e \) is appended in \((i)\)th step to \( G \).
The construction steps of \( G' \) is of the form
\[ G_{init} \leadsto^* r G_{i-1} \leadsto e G_i \ldots \]
We follow the \((i-1)\)th step of \( G \) and construct \( G' \) by applying same construction rule and hence appending the equivalent event to \( G' \).
\[ G'_{init} \leadsto^* r G'_{i-1} \leadsto_r r' G_i \]
Let \( r' = \text{Ld}_o(\ell, r.rval) \) be an event generated from the \( \text{load}_o(\ell) \) of the source program. We append \( r' \) to \( G' \) in the \( i \)th step.

- Read \( r \) reads from a write \( w \) and appended to \( G' \) by (R-NORACE). Then \( r' \) also reads from \( w \).
- \( r \) is uninitialized and appended by rule (R-UNINIT).
In this case \( r \) returns \( u \), \( r' \) also returns \( u \) and appended to \( G' \) by (R-UNINIT) rule.
- \( r \) races with a write \( w \), returns \( u \) and appended to \( G' \) by (R-RACE) rule. The read \( r' \) also races with \( w \) and returns \( u \) and also appended to \( G' \) by (R-RACE) rule.

We continue to follow the \( i \)th and onwards steps of \( G \) and append the equivalent events to \( G' \).
The overall construction of \( G' \) following the \( G \) looks as follows.
\[ G_{init} \leadsto^* w G_{i-1} \leadsto e G_i \ldots \]
\[ G'_{init} \leadsto^* r G'_{i-1} \leadsto r' G'_{i} \leadsto e G'_{i+1} \ldots \]
Also, considering the derived relations in \( G \) and \( G' \)
- If \( r' \) results in any derived relation with any event \( e \) in \( G' \) then \( r \) already have the same relation with the event \( e \) in \( G' \) and \( G \). Hence, \( G'.R(r', e) \Rightarrow G'.R(r, e) \land G.\text{fr}(r, e) \lor e = r' \).
- The event \( r \) in \( G' \) does not affect the any derived relation \( R \) among other events in \( G' \) compared to \( G \) \forall e, e' \in G.N \setminus \{r\}. G'.R(e, e') \Rightarrow G'.R(e, e') \) These also holds when \( o' = o = \text{sc} \).

Thus the introduction of \( r' \) does not introduce any new cycle in \( G' \) compared to \( G \) and \( G' \) is consistent at every construction step.
As a result, the behaviors of the event structures \( G \) and \( G' \) are same and the transformation is safe.

**E.1 Non-Adjacent Eliminations**

**Non-Adjacent Overwritten Write (NAOW)**

\[ \text{store}_{\text{NA}}(\ell, v'); \text{cmds}; \text{store}_{\text{NA}}(\ell, v) \leadsto \text{cmds}; \text{store}_{\text{NA}}(\ell, v) \]
where \( C \) is a set of commands without any any release-acquire-pair.
Let \( G \) be the target event structure where
(i) \( w' = \text{St}_{\text{NA}}(\ell, v') \) is a write event generated from \( \text{store}_{\text{NA}}(\ell, v') \).
(ii) For each \( w' \) \( G \), let \( C \) be a po-successor event sequence created from \( \text{cmd} \) and \( C \) is followed by a write \( w = \text{St}_{\text{NA}}(\ell, v) \) created from \( \text{store}_{\text{NA}}(\ell, v) \). As a result, \( C \) does not have release-acquire-pair of events.
In the event structure \( G \) there can be a set of such event sequence and a set of following writes following \( w' \) in a tree structure. Let \( \mathbb{C} \) be the set of such event sequences \( C \) and \( \mathbb{W} \)
be the set of writes where each write \( w \in \mathbb{W} \) follows a event sequence \( C \in \mathbb{C} \). Thus \( \mathbb{W} \cap \mathbb{C} \) denotes the set of event sequences

\[
\{ w'; C; w \mid C \in \mathbb{C} \text{ and } w \in \mathbb{W} \}
\]

(iii) All the events in \( C \) are in total po-order. Let \( C[0], C[1] \ldots \) be those total po-ordered events in \( C \).

**Proof.** To prove correctness of this transformation, given a consistent target event structure \( G \) (i.e. \( G \in \text{exec}[\text{P}T]_{\text{LLVM}} \)), we construct a consistent source event structure \( G' \) (\( G' \in \text{exec}[\text{P}S]_{\text{LLVM}} \)) such that \( \text{Behavior}(G) \subseteq \text{Behavior}(G') \).

The construction of \( G' \) is as follows.

**Phase 1.** Append \( w' \) in \( G' \).

(i) Let \( e \) be the first event in \( C \) which is appended in \( G \) in \( i \)th step immediately after the event \( a \) such that \( a \notin C \), \( e \in C \) and \( C \in \mathbb{C} \). Considering this step the construction of \( G \) has the form

\[
G_{\text{init}} \sim^*_a G_{i-1} \sim^*_e G_i \ldots
\]

We follow the construction steps of \( G \) in the construction of \( G' \) upto \((i - 1)\)th step where we have appended equivalent event of \( a \) in \( G' \) following the same construction rule. Hence \( G'_{i-1} = G_{i-1} \).

(ii) We apply (NON-READ) and append \( w' \) to \( G' \) in the \( i \)th step. Formally

\[
G_{\text{init}}' \sim^*_a G'_{i-1} \sim^*_w G_i'
\]

At this point the relations in \( G_i' \) are

- \( G_{i}', \mathbb{V} = G_{i-1}, \mathbb{V} \cup \{ w' \} \)
- \( G_{i}', \mathbb{P}o = (G_{i-1}, \mathbb{P}o \cup \{ (a, w') \})^+ \)
- \( G_{i}', \mathbb{R}f = G_{i-1}, \mathbb{R}f \) and
- \( G_{i}', \mathbb{R} = G_{i-1}, \mathbb{R} \) where \( \mathbb{R} \) are the set of derived relations.

As \( w' \) is a non-atomic store.

As a result, \( G_i' \) is also consistent.

**Phase 2.** Follow \( G \) steps again.

(iii) We follow the \( i \)th and onwards steps of \( G \) and construct \( G' \) with corresponding events. We consider following cases of event \( e \) which are appended in \( G \).

(a) case \( e \in \mathbb{S}t \)

(b) case \( e \in \mathbb{R} \) In this case we consider two subcases

subcase (b.1)

- \( r, \text{loc} = w', \text{loc} \)
- There exists a write \( w'' \) in \( G' \) and therefore also in \( G' \) and \( \text{happend-before} w' \).
- \( w'' \) happen-before \( r \) in \( G \).
- There exists a release write \( \text{rel} \) in an event sequence \( C \in \mathbb{C} \) such that \( w'' \) happens-before \( \text{rel} \) which happen-before \( r \) in \( G \).

subcase (b.2) otherwise.

**case (a) and (b.2)**

We append \( e \) to \( G' \). The program order and the read-from relations are also updated following the relations in \( G \).

Hence the constructed \( G' \) remains consistent. In these cases the construction steps of \( G \) and \( G' \) are as follows.

\[
G_{\text{init}} \sim^*_a G_{i-1} \sim^*_e G_i \sim^*_w G_j \ldots
\]

\[
G_{\text{init}}' \sim^*_a G'_{i-1} \sim^*_w G_j'
\]

We apply the same rule in \( G' \) construction as the rules applied in \( G \) at each step.

**case (b.1)**

We observe that \( C \) does not contain any event which accesses \( L \). Hence such \( r \) may occur only if the \( \text{rel} \) synchronizes with some acquire read \( \text{acq} \) and \( \text{acq} \) happens-before \( r \).

The construction of \( G \) is of the form

\[
G_{\text{init}} \sim^*_w G_1 \sim^*_r G_2 \sim^*_\text{acq} G_3 \sim^*_b G_4 \sim r G_5 \ldots
\]

**Phase 3.** Handle case (b.1).

We append the events in \( G' \) following the steps of \( G \) applying the same rules until the next event appended to \( G \) is \( r \). The construction steps in \( G \) and \( G' \) are

\[
G_{\text{init}} \sim^*_b G_4 \sim r G_5 \ldots
\]

\[
G_{\text{init}}' \sim^*_b G_4'
\]

The \( G' \) is consistent as \( G \) is consistent.

(iv) Next, we consider appending \( \mathcal{M}(r) \) in \( G' \). Two cases

**case (b.1.1)**

There is a write \( w \) in \( G' \) (specifically \( G'_4 \)) such that \( G', \text{race}(w, r) \).

Instead of using the (R-NORACE), we apply (R-RACE) and create \( \mathcal{M}(r) \) in \( G' \) which returns \( u \). In this case also \( G' \) has less number of relations compared to \( G \), hence \( G' \) is less constrained compared to \( G \) and as a result, we can create all behaviors which are present in \( G \).

**case (b.1.2)**

We cannot append \( r \) directly in \( G' \) as in \( G' \) the write \( w'' \) is over-written by \( w' \) in \( G' \). Hence we want to append \( \mathcal{M}(r) \) in \( G' \).

Let \( \mathbb{W}_1 \) be the set of writes such that \( \mathbb{W}_1 \subseteq \mathbb{W} \) and all the writes in \( \mathbb{W}_1 \) are po-successor to the \( \text{rel} \).

Let \( \mathbb{R} \) be the set of reads in \( G \) between the \( \text{rel} \) and \( \mathbb{W}_1 \). For any value a read \( r' \in \mathbb{R} \) returns, there exists a write in \( \mathbb{W}_1 \).

Starting next from the \( \text{rel} \), we follow the steps of \( G \) to construct \( G' \) until the next event is in \( \mathbb{W}_1 \). Let event \( e \) is appended in \( G \) between \( \text{rel} \) and the first event of \( \mathbb{W}_1 \).

Considering the cases of event \( e \)
Thus we will be able to follow the construction steps of $G'$ using (NON-READ) rule. We append the same event in $G'$ using (NON-READ) rule. The $G'$ remains consistent.

- **case (b.1.2.2)** $e$ is a read event. Subcases are as follows
  - **case (b.1.2.2.1)** $e$ is appended to $G$ by (R-NORACE) rule and reads from a write $w$ whose equivalent event is already appended in $G'$. We append $e$ in $G'$ which reads from the corresponding write $M(w)$ using (R-NORACE) rule.
  - **case (b.1.2.2.2)** $e$ is appended to $G$ by (R-RACE) rule, returns $u$ and races with a write $w$ in $G$ and $M(w)$ is already appended in $G'$. The event $e$ is also appended to $G'$ using (R-RACE) rule.
  - **case (b.1.2.2.3)** The read event $e$ is appended to $G$ by (R-NORACE) or (R-RACE) rule, reads from or races with (and returns $u$) some write $w_2$ in $G$ respectively. The corresponding event of $w_2$ is not yet appended in $G'$. Two possible subcases
    - **case (b.1.2.2.3.1)** It is possible to append the corresponding prefix and $M(w_2)$ to $G'$ following the steps in $G$. We do so, and then create and append the $e$ in $G'$ following the corresponding rule applied in $G$.
    - **case (b.1.2.2.3.2)** We need to create $M(e)$ which is different from $e$ label. It is possible in certain cases, for example, if a write $w_2$ is po-successor of $r$ and $G.race(w_2,e)$. As $w_2$ is not yet present in $G'$, we must create $M(e)$ which is different $e$. In this case we append $M(e)$ to $G'$ using (R-NORACE) rule and $M(e)$ reads from some wb-maximal write event in $G'$ such that $G'$ is consistent.

Note that, we later create an appropriate write event from which we will create a read event $e''$ in immediate conflict with $M(e)$ such that $e''.rval = e.rval$ or $e''.rval = u$.

The po-successor paths of $e''$ would also have some write in $\mathcal{W}_1$. As a result, we can preserve all the behaviors of $G$ in $G'$.

In all cases $e$ is a non-atomic read and for all cases $G'$ is consistent. To elaborate, either we read from the write which does not affect consistency as in $G$ or we read from the wb-maximal write and hence no frsc is created which results in inconsistent $G'$.

Thus we will be able to follow the construction steps of $G$ and reach a write in $\mathcal{W}_1$ as all po-successor paths of $rel$ have a write in $\mathcal{W}_1$. At the same time, we append corresponding events to $G'$.

- **vii** After appending $r$ or $M(r)$ in $G'$, we follow the steps of $G$ in construction of $G'$. In a step of $G$, if $G'$ already contains a corresponding event then we skip the step. Otherwise we create an equivalent event and continue from there. Especially for the read events we create immediately conflicting corresponding events.

(viii) Thus $\text{cmds}$ in the source results in $C'$ in $G'$ and in the target results in $C$ in $G$. If $e$ in $C$ has an equivalent event $M(e)$ in $C'$ then

- $e.rval = M(e).rval$ or $M(e).rval = u$ or $e.wval = M(e).wval$ or $M(e).wval = u$

Thus event structure $G'$ has all the behaviors of $G$ and as a result the transformation is safe.

**Phase 4.** Follow the rest of $G'$.

As $r.rval$ is a specialized value of $M(r).rval = u$, we append more events to $G'$ which

- corresponds to the $(po \cup rf)^+$-successor of $r$ in $G$ or
- corresponds to the events which races with $(po \cup rf)^+$-successor of $r$ in $G$.

(vi) After appending $r$ or $M(r)$ in $G'$, we follow the steps of $G$ in construction of $G'$. In a step of $G$, if $G'$ already contains a corresponding event then we skip the step. Otherwise we create an equivalent event and continue from there. Especially for the read events we create immediately conflicting corresponding events.

**Non-Adjacent Read After Write (NARAW)**

\[
\text{store}_{\text{NA}}(\ell,v); \text{cmds}; \text{load}_{\text{NA}}(\ell) \rightsquigarrow \text{store}_{\text{NA}}(\ell,v); \text{cmds}
\]

where $\text{cmds}$ has no release-acquire-pair.

**Proof.** Let $w = \text{St}_{\text{NA}}(\ell,v)$ be an event generated from $\text{store}_{\text{NA}}(\ell,v)$ in the target event structure $G$. Let $C$ be a sequence of po-ordered sequence of events generated from the $\text{cmds}$ and event $c$ is the last event in $c$ in $G$. Let $w, c$ and $e$ be the events appended to $G$ in $k^{th}$, $(i-1)^{th}$ and $i^{th}$ step respectively where $k < i - 1$. The construction of $G$ is of the form

\[
G_{\text{init}} \rightsquigarrow e_k G_{i-1} \rightsquigarrow e_i G_i, \ldots
\]

We follow the $(i-1)^{th}$ step of construction of $G$ and the we introduce a read event $r = \text{Ld}_{\text{NA}}(\ell,v)$ in the $i^{th}$ step which reads from the $w$ and then continue following $G$ for $i^{th}$ and onwards steps. Thus the construction of $G$ and $G'$ are as follows.

\[
G_{\text{init}} \rightsquigarrow w G_k \rightsquigarrow e_k G_{i-1} \rightsquigarrow e_i G_i, \ldots
\]

\[
G'_{\text{init}} \rightsquigarrow w' G'_k \rightsquigarrow e_k G'_i \rightsquigarrow e'_i G'_i, \ldots
\]

We apply the same rule in $G'$ as the rules applied in $G$ at each step. The $r$ is appended to $G'$ using the (R-NORACE) rule.

The consistency of $G'$ is preserved though similar to the RAW elimination, the introduction of $r$ results in new relation.

Thus behavior of the target event structure $G$ is preserved in the source event structure $G'$ and hence the transformation is safe.
F. Access Strengthening

Definition 5. Given two event structures $G$ and $G'$, the $G \sqsubseteq G'$ denotes that the $G'$ is a sub-structure of $G$. The $G'$ contains a subset of events of $G$ i.e. $G'.V \subseteq G.V$ and the relations and global memory events are also subsets of $G$ respectively i.e. $G'.po \subseteq G.po$, $G'.rf \subseteq G.rf$.

The access strengthening theorem is as follows:

Theorem 5. $\forall P \xrightarrow{\text{strengthen}} P'$. $\text{Behavior}_{\text{LLVM}}(P') \subseteq \text{Behavior}_{\text{LLVM}}(P)$

Proof outline. We prove this by induction over the construction of the event structure $G$ of the program $P$. In the weakened program $P'$, we construct an event structure $G'$ which contains all the events and relations of $G$ i.e. $G \sqsubseteq G'$ (cf. Definition 5).

The set of visible writes for a particular sequentially consistent read is the subset of the visible writes if the read were acquire or non-atomic. Let $\text{events}_{\text{SC}}(C_r)$ be the set of read events created from SC-read access $C_r$ and $\text{events}_{\text{SC}}(C_r)$ be the set of read events when we weaken the memory order of $C_r$. Following the event structure construction rules $\text{events}_{\text{SC}}(C_r) \subseteq \text{events}_{\text{SC}}(C_r)$. In this case $G \sqsubseteq G'$ where $G$ is the event structure when $C_r$ is sequentially consistent and $G'$ is the event structure when $C_r$ is acquire or non-atomics.

When we weaken a release write to a non-atomic write or an acquire read to a non-atomic read then the value of a set of read events are affected in the event structure since certain synchronizations may be removed. If a read event in $G$ returns a concrete value then after the weakening the corresponding read event in $G'$ would return the same value or an $u$ expression. If a read returns $u$ in $G$ then after the weakening the corresponding read in $G'$ returns $u$. Since $u$ is a generalization of any value all the events and relations of $G$ are preserved in $G'$. As a result $G \sqsubseteq G'$.

$\forall P \xrightarrow{\text{strengthen}} P'$. $\forall G' \in [P]'_{\text{LLVM}}$. $\exists G \in [P]_{\text{LLVM}}$. $G' \sqsubseteq G$

As a result $\text{Behavior}(G') \subseteq \text{Behavior}(G)$ and in turn $\text{Behavior}_{\text{LLVM}}(P') \subseteq \text{Behavior}_{\text{LLVM}}(P)$ holds.  

2017/1/31
Theorem 6. For every program $P$, $\text{Behavior}_{\text{LLVM}}(P) \subseteq \text{Behavior}_{\text{C11}}(P)$.

To prove this theorem, consider an LLVM behavior, $\mathcal{X}$, generated by an event structure $G$. If $G$ contains no $\text{undef}$ reads because of read-write races, then it is easy to show that $\mathcal{X}$ is also a consistent C11 execution.

If the event structure $G$ contains an $\text{undef}$ read due to a read-write race, then we will show that $P$ has undefined semantics according to C11. Let $G'$ be the graph in the derivation of $G$ right before the first application of the $\text{RACE}$ rule, which is about to add the new read event $e'$ after the event $e \in G'.\mathcal{V}$, where $e'$ races with the existing write event $w \in G'.\mathcal{V}$ on the memory location $\ell$. Since the events $e$ and $w$ are not in conflict, we can take an execution $\mathcal{X}'$ of $G'$ containing the events $e$ and $w$. We can further extend $\mathcal{X}'$ by adding a read event $e''$ after $e$ reading a happens-before maximum value for the memory location $\ell$. (We know such a value exists because $\text{hbW}(\ell, e'')$.) It is easy to show that the constructed execution is an prefix execution of the program $P$, that it is consistent according to prefix execution of the program $P$, that it is consistent according to C11, and has a race between $e''$ and $w$. Thus, $P$ has undefined semantics according to C11, as required.
H. Compilation: LLVM to PowerPC

H.1 Definitions

- dependency (deps). The set of data, address and control dependencies from reads/updates to other events is represented by \( \text{deps} \subseteq \text{po} \) i.e. \( \text{deps} = \{(a,b) \mid \text{po}(a,b) \wedge a \in R \land b \in RW\} \).

- preserved program order (ppo). If \( \text{deps} \) is the dependency relation among events and must be preserved then \( \text{ppo} \subseteq (\text{deps} \cup \text{po})^+ \).

- read-from (rf). is same as the read from (rf) in Section 3 where \( (\text{rf}(r) = w) \implies (r.\text{rval} = w, w.\text{wval} = c) \) where \( c \) is some constant value. Also external read from \( \text{rf} = \text{rf} \setminus \text{po} \).

- modification order (mo). It is a binary relation among the same location writes or updates and imposes a total order in the execution. The \( \text{mo}_{\ell} \) is the \( \text{mo} \) on some location \( \ell \). It is also known as the coherence order.

- from-read (frp). This is similar to the from-read defined in Section 3.2. If a read \( r \) reads from a write \( w_1 \) and \( w_2 \) is another write \( \text{mo} \) ordered after \( w_1 \) then \( (r, w_2) \in \text{frp} \) i.e. \( \text{frp} \triangleq (\text{rf}^{-1}; \text{mo}) \setminus \{X, A\} \) where \( X, A \) is the set of power execution events. Also external from read \( \text{fr} = \text{frp} \setminus \text{po} \).

- fence orders:
  - \( \text{lwsync} \triangleq \text{po}; \{\text{lwsync}\}; \text{po} \)
  - \( \text{hwsync} \triangleq \text{po}; \{\text{hwsync}\}; \text{po} \)
  - \( \text{fence} \triangleq \text{hwsync} \cup ([R]; \text{lwsync}; [RW]) \cup ([St]; \text{lwsync}; [W]) \)

- Power’s happens-before, \( \text{hbp} \triangleq \text{ppo} \cup \text{fence} \cup \text{rf} \)

- Propagation (prop) denotes the fence enforced ordering of the write events.
  \[ \text{prop} = \text{prop}_1 \cup \text{prop}_2 \]
  where
  \[ \text{prop}_1 = ([W]; \text{rf}^2; \text{fence}; \text{hbp}^*; [W]) \]
  \[ \text{prop}_2 = ([\text{mo}; \text{frp}] \cup \text{po})^2; \text{rf}^2; (\text{fence}; \text{hbp}^*); \text{hwsync}; \text{hbp}^* \]

H.2 Axioms

The SPower axioms are as follows.

1. order(iswrite, mo) \( \land \forall \ell. \text{total}(\text{iswrite}_{\ell}, \text{mo}) \) (total-MO)
2. \( \exists a. \text{hbp}(a, a) \) (no-thin-air)
3. \( \forall \ell \in \text{Loc}. \text{acyclic}(\text{po}, \text{rf} \cup \text{frp} \cup \text{mo}) \) (SC-per-loc)
4. \( \text{fr} \cup \text{prop}; \text{hbp}^* \) is irreflexive. (observation)
5. \( (\text{mo} \cup \text{prop}) \) is acyclic. (propagation)
6. \( \text{frp}; \text{mo} \) is irreflexive (acyclicity)
7. \( \text{mo}; [U]; \text{po}; [U] \) is acyclic.
8. \( \text{acyclic}(\text{po} \cup \text{rf}) \) (Aporf)

H.3 LLVM and SPower Relations

We relate the LLVM relations with the SPower relations so that we can relate the respective events in LLVM event structure which is constructed following a given SPower consistent execution.

We first relate the \( \text{hbp} \) relation in LLVM with relations in SPower.

Lemma 15. \( \text{hbp} \subseteq \text{po} \cup \text{prop}; \text{hbp}^* \)

Proof. Therefore two cases for \( \text{hbp}(a, b) \)

1. \( a. \text{tid} = b. \text{tid} \).
   - In this case \( \text{po}(a, b) \).
2. \( a. \text{tid} \neq b. \text{tid} \).
   - In this case \( (a, b) \in \text{po}; ([\text{Rel}]; \text{rfe}; [\text{Acq}]; \text{po})^* \).

From the compilation scheme in Figure 13 we know that \( \text{po}; [\text{Rel}] \) creates a fence in SPower. Similarly \( [\text{Acq}]; \text{po} \) also creates a fence in SPower.

Thus in SPower \( (a, b) \in (\text{rfe} \cup \text{fence})^+ \).

As a result, \( \text{iswrite}(b) \implies ((a, b) \in \text{prop}) \) and \( \text{isread}(b) \implies ((a, b) \in \text{prop}; \text{hbp}^*) \).

Which means \( (a, b) \in \text{prop}; \text{hbp}^* \).

Hence \( \text{hbp} \subseteq \text{po} \cup \text{prop}; \text{hbp}^* \).

\( \square \)

The \( \text{wb} \) in LLVM and \( \text{mo} \) in SPower relate the writes on a particular location. We show that the resulting \( \text{wb} \) relations in LLVM correspond to a subset of \( \text{mo} \) relations in SPower.

Lemma 16. \( [W]; \text{fr} \subseteq \text{mo}^* \)

Proof. Recall that \( \text{fr} = (\text{rf}^{-1})^* \). The lemma follows directly from (SC-per-loc) and (total-MO).

\( \square \)

Lemma 17. \( \text{wb} \subseteq \text{mo} \)

Proof. We first define an update sequence \( \text{Useq}(w, u) \) to denote a sequence of rf edges starting from the write \( w \) and ending at the update \( u \), i.e. \( w \xrightarrow{r} u_1 \ldots \xrightarrow{r} u \).

\( \text{fr} \subseteq \text{mo}^* \)

Note that the \( \text{Useq} \subseteq \text{mo} \) because acyclic(\( \text{mo} \cup \text{rf} \)) holds (SC-per-loc).

For \( \text{wb}(e, w) \) consider the most general case

\[ \exists u', r. \text{fr}(e, w') \land \text{hbp}(w', r) \land \text{loc}(w, r) \land \text{fr}(r, w) \land \neg \text{fr}(e, w) \]

From Lemma 16 we know that \( \text{mo}^*(e, w') \). It therefore suffices to show \( \text{mo}(w', w) \).

By Lemma 15 we have \( \text{po}(w', r) \lor (\text{prop}; \text{hbp}^*)(w', r) \).

Case \( r = w \), then \( \text{mo}(w', w) \) because of (SC-per-loc).

Case \( r \neq w \), then \( \text{prop}(w', w) \), and thus \( \text{mo}(w', w) \) by (propagation).

Assume that \( \text{mo}(u, w') \) and so \( \text{fr}(r, w) \).

Subcase \( \text{po}(w', r) \). This contradicts (SC-per-loc).

Subcase \( (\text{prop}; \text{hbp}^*)(w', r) \).

If \( r. \text{tid} = w'. \text{tid} \), then it contradicts (SC-per-loc).

If \( r. \text{tid} \neq w'. \text{tid} \), then it contradicts (observation).

\( \square \)
Lemma 18. \( fr \subseteq frp \)

*Proof.* \( fr = (rf^{-1}; wb) \subseteq (rf^{-1}; mo) = frp \) by Lemma 17.

### H.4 Compilation Correctness

Let \( P \) be a LLVM program and \( P' \) be its mapping to Power. We have to show that every behavior of \( P' \) under the SPower memory model is also a behavior of \( P \) under the LLVM model. So, consider a SPower-consistent execution \( \mathcal{X} \). It suffices to show that the LLVM semantics can construct an event structure of \( P \) with the same memory accesses. To construct the event structure, we will add one by one the events of \( \mathcal{X} \). Since \( po \cup rf \) is acyclic, a natural order to consider is the partial order \( po \cup rf \)^+. In the case of events unordered and the compilation is correct.

Suppose we have already constructed an event structure \( G \) corresponding to a prefix of \( \mathcal{X} \) and the next event to add is \( e_p \) in \( \mathcal{X} \). If \( e_p \) is a store, we simply add the corresponding store \( e' \) to \( G \) using the Non-Read rule. The corresponding store \( e \) will be a SC-store if there is a lwsync immediately before \( e_p \) in \( \mathcal{X} \).po, a REL-store if there is a lwsync immediately before \( e_p \) in \( \mathcal{X} \).po and a non-atomic store otherwise. If the resulting event structure has any write-write race then we abort the construction since the program behavior is undefined and the compilation is correct.

Now, consider the case when \( e_p \) is a load. Let \( w_p \) be the event in \( \mathcal{X} \) such that \( \mathcal{X} .rf(w_p, e_p) \). Note that since we are adding events in (an extension of the) \( po \cup rf \)^+ order, there exists already an event \( w \) in \( G \) that corresponds to \( w_p \). Our task is to extend \( G \) with a load \( e \) corresponding to \( e_p \) returning either the same value or \( u \). This will be a SC-load if there is a preceding hwsync fence and a successor lwsync fence, an ACQ-load if there is only a successor lwsync fence, and a non-atomic read otherwise. If the location is uninitialized in \( G \), then we can use R-UNINIT rule and make \( e' \) return \( u \). If, however, the location is initialized, we have to show that the addition is allowed by the R-RACE or R-NORACE rules, and the resulting \( G \) would be consistent. The final case, where the \( e_p \) is an update is similar to the case of a read. We prove the consistency of \( G \) in by showing that \( w \) is indeed visible to \( e \).

Essentially we prove that the isCons\((G)\) conditions holds by considering the conditions.

Lemma 19.

(i) irreflexive(cf; hb)

(ii) irreflexive(rf; hb^{-1}; rf^{-1}; cf)

(iii) irreflexive(wb)

*Proof.* (i) and (ii) hold trivially because \( cf = \emptyset \).

(iii) We know that \( mo \) is irreflexive and \( wb \subseteq mo \) (Lemma 17). Hence irreflexive(wb) holds.

Lemma 20. acyclic((hbsc \cup fr \cup wb); [SC])

*Proof.* We prove this by contradiction.

Assume that [SC]; (hbsc \cup fr \cup wb); [SC] sequence is a cycle.

\( wb; fr \Rightarrow mo \) and \( fr; wb \Rightarrow fr \).

We also know \( wb \subseteq mo \) and hence \( fr \subseteq frp \).

Thus in the sequence all the mo and frp edges are separated by the hbsc.

The final edge in the hbsc can be either po or rf. Hence call them pohbsc and rfhbsc respectively i.e.

Note that,

(i) \([SC]; po|\neqlocs; [SC] \subseteq pohbsc.\)

(ii) \([SC]; po|\neqlocs; hb; po|\neqlocs; [SC] \subseteq pohbsc and\)

(iii) \([SC]; (hb \cap loc); [SC] = pohbsc \cup rfhbsc.\)

Without loss of generality the sequence is

\( mo; (pohbsc/rfhbsc); frp; (pohbsc/rfhbsc) \ldots \)

Now \( mo; rfhbsc \Rightarrow mo; rf \) and \( frp; rfhbsc \Rightarrow frp; rf \) .

Thus the sequence is transformed to

\( (mo; pohbsc/mo; rf); (frp; pohbsc/rfp; fr) \ldots \)

Now \( rf; mo \Rightarrow mo \) and \( rf; frp \Rightarrow mo \).

Hence the sequence is of mo, frp, pohbsc and the mo and the frp are separated by the pohbsc.

Also \( mo; pohbsc \Rightarrow prop_2 \) and

\( fr; pohbsc \Rightarrow prop_2 \).

As a result, the sequence consists of a sequence of prop and cannot form a cycle. (propagation).

Hence a contradiction and

acyclic((hbsc \cup fr \cup wb); [SC]) holds.

\[ \square \]

Lemmas 19 and 20 ensure that the constructed LLVM event structure \( G \) is consistent and thus the LLVM to PowerPC mappings are correct.
I. SC Counter-Example

Consider the following program:

\[
\begin{align*}
Y_{sc} = 3; & \quad X_{sc} = 1; \\
t = X_{sc}; & \quad Y_{rel} = 1; \quad t' = Y_{acq};
\end{align*}
\]

Behavior in question is \( t = 0, t' = 3 \). This execution is disallowed in C11 as \( a, b, c, d, e \) form a \((hb \cup fr \cup mo)\) \([SC]\) cycle in the Figure 27. However, the compiled program to PowerPC may have this execution as shown in Figure 28. As a result, the C11 model is stronger than the PowerPC model and the C11 to PowerPC compilation is unsound.

Figure 27. \( t = 0, t' = 3 \) is Forbidden in C11.

Figure 28. Allowed \( t = 0, t' = 3 \) in PowerPC.